

June 1998 Revised October 1998

# GTLP6C816 GTLP-to-TTL 1:6 Clock Driver

### **General Description**

The GTLP6C816 is a clock driver that provides TTL to GTLP signal level translation (and vice versa). The device provides a high speed interface between cards operating at TTL logic levels and a backplane operating at GTLP logic levels. High speed backplane operation is a direct result of GTLP's reduced output swing (<1V), reduced input threshold levels and output edge rate control. The edge rate control minimizes bus settling time. GTLP is a Fairchild Semiconductor derivative of the Gunning Transceiver logic (GTL) JEDEC standard JESD8-3.

Fairchild's GTLP has internal edge-rate control and is process, voltage, and temperature (PVT) compensated. Its function is similar to BTL and GTL but with different output levels and receiver threshold. GTLP output LOW level is

typically less than 0.5V, the output level HIGH is 1.5V and the receiver threshold is 1.0V.

#### **Features**

- Interface between TTL and GTLP logic levels
- Edge Rate Control to minimize noise on the GTLP port
- Power up/down high impedance for live insertion
- 1:6 fanout clock driver for TTL port
- 1:2 fanout clock driver for GTLP port
- TTL compatible driver and control inputs
- Flow through pinout optimizes PCB layout■ Open drain on GTLP to support wired-or connection
- Recommended Operating Temperature –40°C to +85°C

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| GTLP6C816MTC | MTC24          | 24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |

### **Pin Descriptions**

| Pin Names              | Description                                          |  |  |
|------------------------|------------------------------------------------------|--|--|
| TTLIN, GTLPIN          | Clock Inputs (TTL and GTLP respectively)             |  |  |
| ŌEB                    | Output Enable (Active LOW)<br>GTLP Port (TTL Levels) |  |  |
| ŌEA                    | Output Enable (Active LOW)<br>TTL Port (TTL Levels)  |  |  |
| V <sub>CCT</sub> .GNDT | TTL Output Supplies (5V)                             |  |  |
| V <sub>CC</sub>        | Internal Circuitry V <sub>CC</sub> (5V)              |  |  |
| GNDG                   | OBn GTLP Output Grounds                              |  |  |
| V <sub>REF</sub>       | Voltage Reference Input                              |  |  |
| OA0-OA5                | TTL Buffered Clock Outputs                           |  |  |
| OB0-OB1                | GTLP Buffered Clock Outputs                          |  |  |
|                        | ·                                                    |  |  |

### **Connection Diagram**



### **Functional Description**

The GTLP6C816 is a clock driver providing TTL-to-GTLP clock translation, and GTLP-to-TTL clock translation in the same package. The TTL-to-GTLP direction is a 1:2 clock driver path with a single Enable pin (OEB). For the GTLP-to-TTL direction the clock receiver path is a 1:6 buffer with a single Enable control (OEA). Data polarity is inverting for both directions.

### **Truth Tables**

| Inpu  | ıts | Outputs |
|-------|-----|---------|
| TTLIN | OEB | OBn     |
| Н     | L   | L       |
| L     | L   | Н       |
| Х     | Н   | High Z  |

| Inpu   | ts  | Outputs |
|--------|-----|---------|
| GTLPIN | OEA | OAn     |
| Н      | L   | L       |
| L      | L   | Н       |
| Х      | Н   | High Z  |

## Logic Diagram



#### **Recommended Operating Absolute Maximum Ratings**(Note 1) Conditions (Note 3) Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V -0.5V to +7.0V 4.75V to 5.25V DC Input Voltage (V<sub>I</sub>) Supply Voltage V<sub>CC</sub> DC Output Voltage (V<sub>O</sub>) Bus Termination Voltage (V<sub>TT</sub>) Outputs 3-STATE -0.5V to +7.0V GTLP 1.47V to 1.53V Outputs Active (Note 2) -0.5V to +7.0V 0.98V to 1.02V $V_{\mathsf{REF}}$ DC Output Sink Current into Input Voltage (V<sub>I</sub>) on INA-Port OA-Port I<sub>OL</sub> 48 mA and Control Pins 0.0V to 5.5V DC Output Source Current HIGH Level Output Current (IOH) from OA-Port IOH -48 m**A** OA-Port –24 mA DC Output Sink Current into LOW Level Output Current (IOL) OB-Port in the LOW State I<sub>OL</sub> 80 mA OA-Port +24 m**A** OB-Port DC Input Diode Current (I<sub>IK</sub>) +34 mA $V_1 < 0V$ -50 mA Operating Temperature (T<sub>A</sub>) -40°C to +85°C DC Output Diode Current (I<sub>OK</sub>) Note 1: Absolute Maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or $V_O < 0V$ -50 mA conditions beyond those indicated may adversely affect device reliability. $V_{\rm O} > V_{\rm CC}$ +50 mA Functional operation under absolute maximum rated conditions is not implied. ESD Rating > 2000V Note 2: $I_o$ Absolute Maximum Rating must be observed. Storage Temperature (T<sub>STG</sub>) -65°C to +150°C Note 3: Unused input must be held high or low.

### **DC Electrical Characteristics**

Over Recommended Operating Free-Air Temperature Range,  $V_{REF} = 1.0V$  (unless otherwise noted).

| Symbol           |                               | Test Conditions                         |                                                | Min                    | Тур      | Max                    | Units      |  |
|------------------|-------------------------------|-----------------------------------------|------------------------------------------------|------------------------|----------|------------------------|------------|--|
|                  | -,                            |                                         |                                                |                        | (Note 4) |                        |            |  |
| V <sub>IH</sub>  | GTLPIN                        |                                         |                                                | V <sub>REF</sub> +0.05 |          | V <sub>TT</sub>        | v          |  |
|                  | Others                        |                                         |                                                | 2.0                    |          |                        | · •        |  |
| V <sub>IL</sub>  | GTLPIN                        |                                         |                                                | 0.0                    |          | V <sub>REF</sub> -0.05 | V          |  |
|                  | Others                        |                                         |                                                |                        |          | 0.8                    | 1 <u> </u> |  |
| V <sub>REF</sub> | GTLP                          |                                         |                                                |                        | 1.0      |                        | V          |  |
| (Note 5)         | GTL                           |                                         |                                                |                        | 0.8      |                        | · •        |  |
| V <sub>TT</sub>  | GTLP                          |                                         |                                                |                        | 1.5      |                        | V          |  |
| (Note 5)         | GTL                           |                                         |                                                |                        | 1.2      |                        | · •        |  |
| V <sub>IK</sub>  |                               | V <sub>CC</sub> = 4.75V                 | I <sub>I</sub> = -18 mA                        |                        |          | -1.2                   | ٧          |  |
| V <sub>OH</sub>  | OAn-Port                      | V <sub>CC</sub> = 4.75V                 | I <sub>OH</sub> = -100 μA                      | V <sub>CC</sub> -0.2   |          |                        |            |  |
|                  |                               |                                         | I <sub>OH</sub> = -18 mA                       | 2.4                    |          |                        | ٧          |  |
|                  |                               |                                         | I <sub>OH</sub> = -24 mA                       | 2.2                    |          |                        |            |  |
| V <sub>OL</sub>  | OAn-Port                      | V <sub>CC</sub> = 4.75V                 | $I_{OL} = 100 \mu A$                           |                        |          | 0.2                    |            |  |
|                  |                               |                                         | I <sub>OL</sub> = 18 mA                        |                        |          | 0.4                    | V          |  |
|                  |                               |                                         | I <sub>OL</sub> = 24 mA                        |                        |          | 0.5                    |            |  |
| V <sub>OL</sub>  | OBn-Port                      | V <sub>CC</sub> = 4.75V                 | $I_{OL} = 100 \mu A$                           |                        |          | 0.2                    | V          |  |
|                  |                               |                                         | I <sub>OL</sub> = 34 mA                        |                        |          | 0.65                   | v          |  |
| կ                | TTLIN/                        | V <sub>CC</sub> = 5.25V                 | V <sub>I</sub> = 5.25V                         |                        |          | 5                      | A          |  |
|                  | Control Pins                  |                                         | $V_I = 0V$                                     |                        |          | <b>–</b> 5             | μΑ         |  |
|                  | GTLPIN                        | V <sub>CC</sub> = 5.25V                 | $V_I = V_{TT}$                                 |                        |          | 5                      | ^          |  |
|                  |                               |                                         | $V_I = 0$                                      |                        |          | <b>–</b> 5             | μΑ         |  |
| l <sub>OFF</sub> | TTLIN                         | V <sub>CC</sub> = 0                     | V <sub>I</sub> or V <sub>O</sub> = 0V to 5.25V |                        |          | 100                    | μΑ         |  |
| lozh             | OAn-Port                      | V <sub>CC</sub> = 5.25V                 | V <sub>O</sub> = 5.25V                         |                        |          | 5                      | 4          |  |
|                  | OBn-Port                      |                                         | V <sub>O</sub> = 1.5V                          |                        |          | 5                      | μA         |  |
| l <sub>OZL</sub> | OAn-Port                      | V <sub>CC</sub> = 5.25V                 | V <sub>O</sub> = 0                             |                        |          | -5                     | μΑ         |  |
| Icc              | OAn or                        | V <sub>CC</sub> = 5.25V                 | Outputs HIGH                                   |                        | 7        | 18                     |            |  |
|                  | OBn Ports                     |                                         | Outputs LOW                                    |                        | 7        | 20                     | mA         |  |
|                  |                               | V <sub>I</sub> = V <sub>CC</sub> or GND | Outputs Disabled                               |                        | 7        | 20                     |            |  |
| Δl <sub>CC</sub> | TTLIN                         | V <sub>CC</sub> = 5.25V                 | V <sub>I</sub> = V <sub>CC</sub> -2.1          |                        |          | 6                      | mA         |  |
| C <sub>IN</sub>  | Control Pins/GTLPIN/<br>TTLIN |                                         | V <sub>I</sub> = V <sub>CC</sub> or 0          |                        | 3.7      |                        | pF         |  |
| C <sub>OUT</sub> | OAn-Port                      |                                         | V <sub>I</sub> = V <sub>CC</sub> or 0          |                        | 7        |                        | pF         |  |
|                  | OBn-Port                      |                                         | V <sub>I</sub> = V <sub>CC</sub> or 0          |                        | 7        |                        | þr         |  |

Note 4: All typical values are at  $V_{CC} = 5.0 V$  and  $T_A = 25 ^{\circ} C$ .

Note 5: GTLP  $V_{REF}$  and  $V_{TT}$  are specified to 2% tolerance since signal integrity and noise margin can be significantly degraded if these supplies are noisy. In addition,  $V_{TT}$  and  $R_{TERM}$  can be adjusted to accommodate backplane impedances other than  $50\Omega$ , within the boundaries of not exceeding the DC Absolute  $I_{OL}$  ratings. Similarly  $V_{REF}$  can be adjusted to compensate for changes in  $V_{TT}$ .

### **AC Electrical Characteristics**

Over recommended range of supply voltage and operating free air temperature.  $V_{REF}$  = 1.0V (unless otherwise noted).  $C_L$  = 30 pF for OBn-Port and  $C_L$  = 50 pF for OAn-Port.

| Symbol                                         | From (Input)                             | To (Output)                              | Min | Typ<br>(Note 6) | Max  | Units |
|------------------------------------------------|------------------------------------------|------------------------------------------|-----|-----------------|------|-------|
| t <sub>PLH</sub>                               | TTLIN                                    | OBn                                      | 1.5 | 3.8             | 6.0  |       |
| t <sub>PHL</sub>                               |                                          |                                          | 1.5 | 2.8             | 5.0  | ns    |
| t <sub>PLH</sub>                               | OEB                                      | OBn                                      | 1.5 | 6.4             | 10.5 |       |
| t <sub>PHL</sub>                               |                                          |                                          | 1.5 | 3.2             | 6.0  | ns    |
| t <sub>RISE</sub>                              | Transition Time, OB 0                    | Transition Time, OB Outputs (20% to 80%) |     |                 |      | ns    |
| t <sub>FALL</sub>                              | Transition Time, OB                      | Transition Time, OB outputs (20% to 80%) |     | 2.3             |      | ns    |
| t <sub>RISE</sub>                              | Transition Time, OA outputs (10% to 90%) |                                          |     | 2.0             |      | ns    |
| t <sub>FALL</sub>                              | Transition Time, OA                      | Transition Time, OA outputs (10% to 90%) |     |                 |      | ns    |
| t <sub>PZH</sub> , t <sub>PZL</sub>            | ŌĒĀ                                      | OAn                                      | 0.5 | 3.6             | 6.5  |       |
| $t_{PLZ}$ , $t_{PHZ}$                          |                                          |                                          | 0.5 | 3.8             | 6.5  | ns    |
| t <sub>PLH</sub>                               | GTLPIN                                   | OAn                                      | 1.5 | 4.4             | 6.5  |       |
| t <sub>PHL</sub>                               |                                          |                                          | 1.5 | 4.0             | 6.0  | ns    |
| t <sub>OSHL</sub> , t <sub>OSLH</sub> (Note 7) | Common E                                 |                                          | 0.2 | 1.0             | ns   |       |

Note 6: All typical values are at V<sub>CC</sub> = 5.0V and T<sub>A</sub> = 25°C.

Note 7: Skew specs are given for specific worst case  $V_{CC}$  Temp. Skew values between the OBn outputs could vary on the backplane due to loading and impedance seen by the device.

### **Test Circuit and Timing Waveforms**



Test Circuit for B Outputs
1.5V (GTLP)
1.2V (GTL)

From Output Under
Test

30 pF
(Notes A, B)

Note A:  $C_L$  includes probes and jig capacitance. Note B: For B-Port  $C_L$  = 30 pF is used for worst case.

Note A:  $C_L$  includes probes and jig capacitance.

Voltage Waveforms Enable and Disable Times A-Port



Voltage Waveforms Propagation Delay (V  $_{m} = V_{CC}/2$  for A-Port and 1.0 for B-Port)



### Physical Dimensions inches (millimeters) unless otherwise noted



24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC24

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com