











TLV733P-Q1

SBVS283E - AUGUST 2016-REVISED JULY 2019

# TLV733P-Q1 Capacitor-Free, 300-mA, Low Dropout (LDO) Linear Regulator

#### 1 Features

- · Qualified for Automotive Applications
- AEC-Q100 Qualified:
  - Device Temperature Grade 1: –40°C to 125°C
     Ambient Operating Temperature
  - Device HBM ESD Classification Level 2
  - Device CDM ESD Classification Level C4B
- Device Junction Temperature Range: -40°C to 150°C
- Input Voltage Range: 1.4 V to 5.5 V
- Stable Operation With or Without Capacitors
- Foldback Overcurrent Protection
- · Package:
  - 2.0-mm × 2.0-mm WSON-6
  - 2.9-mm x 1.6-mm SOT-23
- Very Low Dropout: 125 mV at 300 mA (3.3 V<sub>OUT</sub>)
- Accuracy: 1% Typical, 1.4% Maximum
- Low I<sub>Ω</sub>: 34 μA
- Available in Fixed-Output Voltages:
   1.0 V to 3.3 V
- High PSRR: 50 dB at 1 kHz
- Active Output Discharge

# 2 Applications

- Camera Modules
- Automotive Infotainment
- · Navigation Systems

#### **Typical Application Circuit**



## 3 Description

The TLV733P-Q1 family of low dropout (LDO) linear regulators are ultra-small, low quiescent current LDOs that can source 300 mA with good line and load transient performance. These devices provide a typical accuracy of 1%.

The TLV733P-Q1 family is designed with a modern capacitor-free architecture to ensure stability without an input or output capacitor. The removal of the output capacitor allows for a very small solution size, and can eliminate inrush current at startup. Furthermore, the TLV733P-Q1 family is also stable with ceramic output capacitors if an output capacitor is necessary. The TLV733P-Q1 family also provides foldback current control during device power-up and enabling if an output capacitor is used. This functionality is especially important in battery-operated devices.

The TLV733P-Q1 family provides an active pulldown circuit to quickly discharge output loads when disabled.

The TLV733P-Q1 family is available in the 6-pin DRV (WSON) and 5-pin DBV (SOT-23) packages.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |
|-------------|------------|-------------------|
| TLV733P-Q1  | WSON (6)   | 2.00 mm × 2.00 mm |
| 1LV/33P-Q1  | SOT-23 (5) | 2.90 mm × 1.60 mm |

(1) For all available packages, see the package option addendum at the end of the data sheet.

#### **Dropout Voltage vs Output Current**





# **Table of Contents**

| 1 | Features 1                           | 7.4 Device Functional Modes                             |
|---|--------------------------------------|---------------------------------------------------------|
| 2 | Applications 1                       | 8 Application and Implementation 14                     |
| 3 | Description 1                        | 8.1 Application Information14                           |
| 4 | Revision History2                    | 8.2 Typical Applications                                |
| 5 | Pin Configuration and Functions 4    | 9 Power Supply Recommendations 18                       |
| 6 | Specifications5                      | 10 Layout 18                                            |
| • | 6.1 Absolute Maximum Ratings 5       | 10.1 Layout Guidelines18                                |
|   | 6.2 ESD Ratings                      | 10.2 Layout Examples18                                  |
|   | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support 19                  |
|   | 6.4 Thermal Information              | 11.1 Device Support19                                   |
|   | 6.5 Electrical Characteristics       | 11.2 Receiving Notification of Documentation Updates 19 |
|   | 6.6 Timing Requirements              | 11.3 Community Resources                                |
|   | 6.7 Typical Characteristics          | 11.4 Trademarks19                                       |
| 7 | Detailed Description 11              | 11.5 Electrostatic Discharge Caution                    |
| - | 7.1 Overview 11                      | 11.6 Glossary19                                         |
|   | 7.2 Functional Block Diagram         | 12 Mechanical, Packaging, and Orderable                 |
|   | 7.3 Feature Description              | Information 20                                          |
|   |                                      |                                                         |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł       | hanges from Revision D (December 2018) to Revision E                                                                                                             | Page     |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| •        | Changed description of EN pin in Pin Functions table                                                                                                             |          |
| •        | Deleted typical specifications from V <sub>EN(HI)</sub> and V <sub>EN(LO)</sub> parameters in <i>Electrical Characteristics</i> table                            | 6        |
| •        | Added maximum specification to I <sub>LIM</sub> parameter in <i>Electrical Characteristics</i> table                                                             | 6        |
| <u>•</u> | Added and Output Enable to title and changed first paragraph of Shutdown and Output Enable section                                                               | 12       |
| Cł       | hanges from Revision C (October 2018) to Revision D                                                                                                              | Page     |
| <u>•</u> | Changed status of DBV package to Production Data                                                                                                                 | 1        |
| Cł       | hanges from Revision B (August 2018) to Revision C                                                                                                               | Page     |
| <u>.</u> | Added DBV package to document as Preview                                                                                                                         | 1        |
| Cł       | hanges from Revision A (August 2016) to Revision B                                                                                                               | Page     |
| •        | Added Device Junction Temperature Range Features bullet                                                                                                          | 1        |
| •        | Changed T <sub>J</sub> maximum specification from 135°C to 150°C                                                                                                 | 5        |
| •        | Changed <i>Electrical Characteristics</i> conditions statement from $T_J$ , $T_A = -40$ °C to $+125$ °C to $T_J = -40$ °C to $+150$ °C, $= -40$ °C to $+125$ °C. |          |
| •        | Added last 6 rows to V <sub>DO</sub> parameter                                                                                                                   | 6        |
| •        | Added second row to IGND parameter, added temperature range to first row test conditions                                                                         | <u>6</u> |
| •        | Changed Typical Characteristics condition statement from $T_J = -40$ °C to $+125$ °C to $T_J = -40$ °C to $+150$ °C                                              | 7        |
| •        | Changed operating junction temperature from $-40^{\circ}C$ to $+135^{\circ}C$ to $-40^{\circ}C$ to $+150^{\circ}C$ in Overview section                           | 11       |
| •        | Changed junction temperature limit from 135°C to 150°C in Thermal Shutdown section                                                                               | 12       |

Submit Documentation Feedback

Copyright © 2016–2019, Texas Instruments Incorporated





| Changes                     | s from Original (August 2016) to Revision A | Page |
|-----------------------------|---------------------------------------------|------|
| <ul> <li>Release</li> </ul> | ased to production                          | 1    |

Copyright © 2016–2019, Texas Instruments Incorporated



# 5 Pin Configuration and Functions





NOTE: NC - No internal connection.

## **Pin Functions**

|               | NI   | ^   |                                                                                                                       |                                                                                                                                                                                                      |  |
|---------------|------|-----|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|               | NO.  |     |                                                                                                                       |                                                                                                                                                                                                      |  |
| NAME          | DRV  | DBV | 1/0                                                                                                                   | DESCRIPTION                                                                                                                                                                                          |  |
| EN            | 4    | 3   | 1                                                                                                                     | Enable pin. Drive EN greater than $V_{\text{EN(H)}}$ to turn on the regulator. Drive EN less than $V_{\text{EN(LO)}}$ to put the LDO into shutdown mode.                                             |  |
| GND           | 3    | 2   | _                                                                                                                     | Ground pin                                                                                                                                                                                           |  |
| IN            | 6    | 1   | 1                                                                                                                     | Input pin. A small capacitor is recommended from this pin to ground. See the <i>Input and Output Capacitor Selection</i> section for more details.                                                   |  |
| NC            | 2, 5 | 4   | _                                                                                                                     | No internal connection                                                                                                                                                                               |  |
| OUT           | 1    | 5   | 0                                                                                                                     | Regulated output voltage pin. For best transient response, use a small 1-μF ceramic capacitor from this pin to ground. See the <i>Input and Output Capacitor Selection</i> section for more details. |  |
| Thermal pad — |      | _   | The thermal pad is electrically connected to the GND node. Connect to the GND plane for improved thermal performance. |                                                                                                                                                                                                      |  |



## 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating junction temperature range (unless otherwise noted); all voltages are with respect to GND<sup>(1)</sup>

| . 0,                          | <b>9</b>                           | ,        | •              |      |
|-------------------------------|------------------------------------|----------|----------------|------|
|                               |                                    | MIN      | MAX            | UNIT |
|                               | V <sub>IN</sub>                    | -0.3     | 6.0            |      |
| Voltage                       | V <sub>EN</sub>                    | -0.3     | $V_{IN} + 0.3$ | V    |
|                               | V <sub>OUT</sub>                   | -0.3     | 3.6            |      |
| Current                       | I <sub>OUT</sub>                   | Internal | ly limited     | Α    |
| Output short-circuit duration |                                    | Inde     | Indefinite     |      |
| Tomporatura                   | Operating junction, T <sub>J</sub> | -40      | 150            | °C   |
| Temperature                   | Storage, T <sub>stg</sub>          | -65      | 160            |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                         |                              | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> |                              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged devices model (CDM), nor AEC 0400 044           | All pins                     | ±500  | V    |
|                    | disoriarge              | Charged-device model (CDM), per AEC Q100-011            | Corner pins (1, 3, 4, and 6) | ±750  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                  |                      | MIN | NOM MAX  | UNIT |
|------------------|----------------------|-----|----------|------|
| $V_{IN}$         | Input range          | 1.4 | 5.5      | V    |
| $V_{OUT}$        | Output range         | 1.0 | 3.3      | V    |
| I <sub>OUT</sub> | Output current       | 0   | 300      | mA   |
| $V_{EN}$         | Enable range         | 0   | $V_{IN}$ | V    |
| TJ               | Junction temperature | -40 | 150      | °C   |
| T <sub>A</sub>   | Ambient temperature  | -40 | 125      | °C   |

#### 6.4 Thermal Information

|                        |                                              | TLV7       | 33P-Q1       |      |
|------------------------|----------------------------------------------|------------|--------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DRV (WSON) | DBV (SOT-23) | UNIT |
|                        |                                              | 6 PINS     | 5 PINS       |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 92.5       | 198.3        | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 123.9      | 118.4        | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 61.9       | 65.8         | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 9.7        | 42.4         | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 62.3       | 65.5         | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 30.9       | n/a          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



## 6.5 Electrical Characteristics

at operating temperature range ( $T_J = -40^{\circ}C$  to +150°C,  $T_A = -40^{\circ}C$  to +125°C),  $V_{IN} = V_{OUT(nom)} + 0.5$  V or 2.0 V (whichever is greater),  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1$   $\mu F$  (unless otherwise noted); all typical values are at  $T_J = 25^{\circ}C$ 

|                           | PARAMETER                                                                                                                 |                                                | TEST CONDITIONS                                                                   | MIN   | TYP  | MAX  | UNIT              |  |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------|-------|------|------|-------------------|--|
| V <sub>IN</sub>           | Input voltage                                                                                                             |                                                |                                                                                   | 1.4   |      | 5.5  | V                 |  |
|                           |                                                                                                                           | $T_J = 25^{\circ}C$                            |                                                                                   | -1%   |      | 1%   |                   |  |
|                           | DC output accuracy                                                                                                        | $-40$ °C $\leq$ T <sub>J</sub> $\leq$ 15       | 50°C                                                                              | -1.4% |      | 1.4% |                   |  |
|                           |                                                                                                                           | V <sub>IN</sub> rising                         |                                                                                   |       | 1.3  | 1.4  | .,                |  |
| UVLO                      | Undervoltage lockout                                                                                                      | V <sub>IN</sub> falling                        |                                                                                   |       | 1.25 |      | V                 |  |
| $\Delta V_{O(\Delta VI)}$ | Line regulation                                                                                                           | $\Delta VI = V_{OUT(nom)}$<br>5.5 V            | + 0.5 V or 2.0 V (whichever is greater) to                                        |       | 1    |      | mV                |  |
| $\Delta V_{O(\Delta IO)}$ | Load regulation                                                                                                           | $\Delta IO = 1 \text{ mA to } 3$               | 800 mA                                                                            |       | 25   |      | mV                |  |
|                           |                                                                                                                           |                                                | $V_{OUT} = 1.1 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le +125^{\circ}\text{C}$ |       |      | 510  |                   |  |
|                           |                                                                                                                           |                                                | 1.2 V ≤ V <sub>OUT</sub> < 1.5 V, -40°C ≤ T <sub>J</sub> ≤ 125°C                  |       |      | 450  |                   |  |
|                           |                                                                                                                           |                                                | 1.5 V ≤ V <sub>OUT</sub> < 1.8 V, -40°C ≤ T <sub>J</sub> ≤ 125°C                  |       |      | 400  |                   |  |
|                           |                                                                                                                           |                                                | 1.8 V ≤ V <sub>OUT</sub> < 2.5 V, -40°C ≤ T <sub>J</sub> ≤ 125°C                  |       |      | 300  |                   |  |
|                           |                                                                                                                           |                                                | 2.5 V ≤ V <sub>OUT</sub> < 3.3 V, −40°C ≤ T <sub>J</sub> ≤ 125°C                  |       |      | 290  |                   |  |
| $V_{DO}$                  | Dropout voltage <sup>(1)</sup>                                                                                            | V <sub>OUT</sub> = 0.98 ×                      | $V_{OUT} = 3.3 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$  |       | 125  | 270  |                   |  |
|                           |                                                                                                                           | $V_{OUT(nom)}$ ,<br>$I_{OUT} = 300 \text{ mA}$ | $V_{OUT} = 1.1 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 150^{\circ}\text{C}$  |       |      | 560  | mV                |  |
|                           |                                                                                                                           | 1001 = 000 111/1                               | 1.2 V ≤ V <sub>OUT</sub> < 1.5 V, −40°C ≤ T <sub>J</sub> ≤ 150°C                  |       |      | 490  |                   |  |
|                           |                                                                                                                           |                                                | 1.5 V ≤ V <sub>OUT</sub> < 1.8 V, −40°C ≤ T <sub>J</sub> ≤ 150°C                  |       |      | 440  |                   |  |
|                           |                                                                                                                           |                                                | 1.8 V ≤ V <sub>OUT</sub> < 2.5 V, −40°C ≤ T <sub>J</sub> ≤ 150°C                  |       |      | 340  |                   |  |
|                           |                                                                                                                           |                                                | 2.5 V ≤ V <sub>OUT</sub> < 3.3 V, −40°C ≤ T <sub>J</sub> ≤ 150°C                  |       |      | 330  |                   |  |
|                           |                                                                                                                           |                                                | $V_{OUT} = 3.3 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 150^{\circ}\text{C}$  |       |      | 320  |                   |  |
|                           |                                                                                                                           | I <sub>OUT</sub> = 0 mA, -4                    | 0°C ≤ T <sub>.1</sub> ≤ 125°C                                                     |       | 34   | 62   |                   |  |
| I <sub>GND</sub>          | Ground pin current                                                                                                        | $I_{OUT} = 0 \text{ mA}, -4$                   | 0°C ≤ T <sub>.1</sub> ≤ 150°C                                                     |       |      | 78   | μA                |  |
| I <sub>SHDN</sub>         | Shutdown current                                                                                                          | V <sub>EN</sub> ≤ 0.35 V, 2                    | .0 V ≤ V <sub>IN</sub> ≤ 5.5 V, T <sub>J</sub> = 25°C                             |       | 0.1  | 1    | μA                |  |
| 01.211                    |                                                                                                                           |                                                | f = 100 Hz                                                                        |       | 68   |      |                   |  |
| PSRR                      | $\begin{array}{c} \text{Power-supply} & \text{V}_{\text{O}} \\ \text{rejection ratio} & \text{I}_{\text{OL}} \end{array}$ |                                                | f = 10 kHz                                                                        |       | 35   |      | dB                |  |
|                           |                                                                                                                           | $I_{OUT} = 300 \text{ mA}$                     | f = 100 kHz                                                                       |       | 28   |      |                   |  |
| V <sub>n</sub>            | Output noise voltage                                                                                                      | BW = 10 Hz to                                  | 100 kHz, V <sub>OUT</sub> = 1.8 V, I <sub>OUT</sub> = 10 mA                       |       | 120  |      | μV <sub>RMS</sub> |  |
| V <sub>EN(HI)</sub>       | EN pin high voltage (enabled)                                                                                             |                                                | 7 307                                                                             | 0.9   |      |      | V                 |  |
| V <sub>EN(LO)</sub>       | EN pin low voltage (disabled)                                                                                             |                                                |                                                                                   |       |      | 0.35 | ٧                 |  |
| I <sub>EN</sub>           | EN pin current                                                                                                            | V <sub>EN</sub> = 5.5 V                        |                                                                                   | -     | 0.01 |      | μΑ                |  |
|                           | Pulldown resistor                                                                                                         | V <sub>IN</sub> = 2.3 V                        |                                                                                   |       | 120  |      | Ω                 |  |
| I <sub>LIM</sub>          | Output current limit                                                                                                      |                                                |                                                                                   | 360   |      | 700  | mA                |  |
|                           | Short-circuit current                                                                                                     | V <sub>OUT</sub> shorted to                    | GND, V <sub>OUT</sub> = 1.0 V                                                     |       | 150  |      |                   |  |
| los                       | limit                                                                                                                     |                                                | GND, V <sub>OUT</sub> = 3.3 V                                                     |       | 170  |      | mA                |  |
| _                         | <b>T</b>                                                                                                                  |                                                | perature increasing                                                               |       | 160  |      |                   |  |
| $T_{sd}$                  | Thermal shutdown                                                                                                          | Reset, tempera                                 | ture decreasing                                                                   |       | 140  |      | °C                |  |
|                           | +                                                                                                                         | 1                                              |                                                                                   |       |      |      |                   |  |

<sup>(1)</sup> Dropout voltage for the TLV73310P is not valid at room temperature. The device engages undervoltage lockout (V<sub>IN</sub> < UVLO<sub>FALL</sub>) before the dropout condition is met.

## 6.6 Timing Requirements

|                  |              |                                                                                                                  | MIN | NOM | MAX | UNIT |
|------------------|--------------|------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|                  | Ctartur time | Time from EN assertion to 98% × V <sub>OUT(nom)</sub> , V <sub>OUT</sub> = 1.0 V, I <sub>OUT</sub> = 0 mA        |     | 250 |     |      |
| <sup>T</sup> STR | Startup time | Time from EN assertion to 98% $\times$ V <sub>OUT(nom)</sub> , V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 0 mA |     | 800 |     | μs   |



## 6.7 Typical Characteristics

at operating temperature range ( $T_J = -40$ °C to +150°C),  $V_{IN} = V_{OUT(nom)} + 0.5$  V or 2.0 V (whichever is greater),  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1$  µF (unless otherwise noted)





## **Typical Characteristics (continued)**

at operating temperature range ( $T_J = -40$ °C to +150°C),  $V_{IN} = V_{OUT(nom)} + 0.5$  V or 2.0 V (whichever is greater),  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1$  µF (unless otherwise noted)



Submit Documentation Feedback

Figure 11. Line Transient

Copyright © 2016–2019, Texas Instruments Incorporated

Figure 12. Line Transient



## **Typical Characteristics (continued)**

at operating temperature range ( $T_J = -40$ °C to +150°C),  $V_{IN} = V_{OUT(nom)} + 0.5$  V or 2.0 V (whichever is greater),  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1$  µF (unless otherwise noted)



 $V_{IN} = 2.0 \text{ V, } 1\text{-}\mu\text{F output capacitor,} \\ \text{output current slew rate} = 0.25 \text{ A/}\mu\text{s}$ 

Figure 13. 1.0-V, 50-mA to 300-mA Load Transient



 $V_{IN} = 2.0 \text{ V, no output capacitor,} \\ \text{output current slew rate} = 0.25 \text{ A/}\mu\text{s}$ 

Figure 14. 1.0 V, 50-mA to 300-mA Load Transient



 $V_{IN}=3.8\ V,1\text{-}\mu\text{F}\ \text{output}\ \text{capacitor},\\ \text{output}\ \text{current}\ \text{slew}\ \text{rate}=0.25\ \text{A/}\mu\text{s}$ 

Figure 15. 3.3 V, 50-mA to 300-mA Load Transient



 $V_{IN} = 3.8 \ V, \ no \ output \ capacitor, output \ current \ slew \ rate = 0.25 \ A/\mu s$ 

Figure 16. 3.3 V, 50-mA to 300-mA Load Transient





Time (100  $\mu$ s/div)  $R_L = 6.2 \Omega, 1-\mu F \text{ output capacitor}$ 

Figure 18. Startup with EN

Figure 17.  $V_{\rm IN}$  Power-Up and Power-Down

Copyright © 2016–2019, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

at operating temperature range ( $T_J = -40$ °C to +150°C),  $V_{IN} = V_{OUT(nom)} + 0.5$  V or 2.0 V (whichever is greater),  $I_{OUT} = 1$  mA,  $V_{EN} = V_{IN}$ , and  $C_{IN} = C_{OUT} = 1$  µF (unless otherwise noted)





Submit Documentation Feedback

Copyright © 2016–2019, Texas Instruments Incorporated



## 7 Detailed Description

#### 7.1 Overview

The TLV733P-Q1 belongs to a family of low dropout (LDO) linear regulators. These devices consume low quiescent current and deliver excellent line and load transient performance. These characteristics, combined with low noise and good PSRR with low dropout voltage, make this family of devices ideal for portable consumer applications.

This family of regulators offers foldback current limit, shutdown, and thermal protection. The operating junction temperature for this family of devices is -40°C to +150°C.

## 7.2 Functional Block Diagram



Copyright © 2016–2019, Texas Instruments Incorporated



#### 7.3 Feature Description

#### 7.3.1 Undervoltage Lockout (UVLO)

The TLV733P-Q1 family uses an undervoltage lockout (UVLO) circuit that disables the output until the input voltage is greater than the rising UVLO voltage. This circuit ensures that the device does not exhibit any unpredictable behavior when the supply voltage is lower than the operational range of the internal circuitry. During UVLO disable, the output is connected to ground with a  $120-\Omega$  pulldown resistor.

#### 7.3.2 Shutdown and Output Enable

The enable pin (EN) is active high. Enable the device by forcing the EN pin to exceed  $V_{EN(HI)}$ . Turn off the device by forcing the EN pin to drop below  $V_{EN(LO)}$ . If shutdown capability is not required, connect EN to IN. There is no internal pulldown resistor connected to the EN pin.

The TLV733P-Q1 has an internal pulldown MOSFET that connects a 120- $\Omega$  resistor to ground when the device is disabled. The discharge time after disabling depends on the output capacitance ( $C_{OUT}$ ) and the load resistance ( $R_{I}$ ) in parallel with the 120- $\Omega$  pulldown resistor. The time constant is calculated in Equation 1:

$$\tau = \frac{120 \cdot R_L}{120 + R_L} \cdot C_{OUT} \tag{1}$$

#### 7.3.3 Internal Foldback Current Limit

The TLV733P-Q1 has an internal foldback current limit that protects the regulator during fault conditions. The current allowed through the device is reduced when the output voltage falls. When the output is shorted, the LDO supplies a typical current of 150 mA. The output voltage is not regulated when the device is in current limit. In this condition, the output voltage is the product of the regulated current and the load resistance. When the device output is shorted, the PMOS pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{OS}]$  until thermal shutdown is triggered and the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the fault condition continues, the device cycles between current limit and thermal shutdown; see the *Thermal Information* table for more details.

The foldback current-limit circuit limits the current allowed through the device to current levels lower than the minimum current limit at a nominal  $V_{OUT}$  current limit ( $I_{LIM}$ ) during startup. See Figure 6 to Figure 8 for typical foldback current limit values. If the output is loaded by a constant-current load during startup, or if the output voltage is negative when the device is enabled, then the load current demanded by the load can exceed the foldback current limit and the device may not rise to the full output voltage. For constant-current loads, disable the output load until the TLV733P-Q1 has fully risen to the nominal output voltage.

The TLV733P-Q1 PMOS pass element has an intrinsic body diode that conducts current when the voltage at the OUT pin exceeds the voltage at the IN pin. Do not force the output voltage to exceed the input voltage because excessively high current can flow through the body diode.

#### 7.3.4 Thermal Shutdown

Thermal shutdown protection disables the output when the junction temperature rises to approximately 160°C. Disabling the device eliminates the power dissipated by the device, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit can cycle on and off. This cycling limits regulator dissipation, protecting the device from damage as a result of overheating.

Activating the thermal shutdown feature usually indicates excessive power dissipation as a result of the product of the  $(V_{IN} - V_{OUT})$  voltage and the load current. For reliable operation, limit junction temperature to 150°C (maximum). To estimate the margin of safety in a complete design, increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions.

The TLV733P-Q1 internal protection circuitry protects against overload conditions but is not intended to be activated in normal operation. Continuously running the TLV733P-Q1 into thermal shutdown degrades device reliability.



#### 7.4 Device Functional Modes

## 7.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- The input voltage has previously exceeded the UVLO rising voltage and has not decreased below the UVLO falling threshold.
- The input voltage is greater than the nominal output voltage added to the dropout voltage.
- The enable voltage has previously exceeded the enable rising threshold voltage and has not decreased below the enable falling threshold.
- The output current is less than the current limit.
- The device junction temperature is less than the thermal shutdown temperature.

#### 7.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this condition, the output voltage is the same as the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass device is in a triode state and no longer controls the current through the LDO. Line or load transients in dropout can result in large output voltage deviations.

#### 7.4.3 Disabled

The device is disabled under the following conditions:

- The input voltage is less than the UVLO falling voltage, or has not yet exceeded the UVLO rising threshold.
- The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold.
- The device junction temperature is greater than the thermal shutdown temperature.

When the device is disabled, the active pulldown resistor discharges the output.

Table 1 shows the conditions that lead to the different modes of operation.

**Table 1. Device Functional Mode Comparison** 

| ODERATING MODE                                               |                                                                | PARAMETER                             |                                     |                        |
|--------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------|-------------------------------------|------------------------|
| OPERATING MODE                                               | V <sub>IN</sub>                                                | V <sub>EN</sub>                       | I <sub>OUT</sub>                    | TJ                     |
| Normal mode                                                  | $V_{IN} > V_{OUT(nom)} + V_{DO}$<br>and $V_{IN} > UVLO_{RISE}$ | $V_{EN} > V_{EN(HI)}$                 | I <sub>OUT</sub> < I <sub>LIM</sub> | T <sub>J</sub> < 160°C |
| Dropout mode                                                 | $UVLO_{RISE} < V_{IN} < V_{OUT(nom)} + V_{DO}$                 | $V_{EN} > V_{EN(HI)}$                 | I <sub>OUT</sub> < I <sub>LIM</sub> | T <sub>J</sub> < 160°C |
| Disabled mode<br>(any true condition<br>disables the device) | V <sub>IN</sub> < UVLO <sub>FALL</sub>                         | V <sub>EN</sub> < V <sub>EN(LO)</sub> | _                                   | T <sub>J</sub> > 160°C |



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

#### 8.1.1 Input and Output Capacitor Selection

The TLV733P-Q1 uses an advanced internal control loop to obtain stable operation both with and without the use of input or output capacitors. Dynamic performance is improved with the use of an output capacitor, and can be improved with an input capacitor. An output capacitance of 0.1 µF or larger generally provides good dynamic response. Use X5R- and X7R-type ceramic capacitors because these capacitors have minimal variation in value and equivalent series resistance (ESR) over temperature.

Although an input capacitor is not required for stability, increased output impedance from the input supply can compromise the performance of the TLV733P-Q1. Good analog design practice is to connect a 0.1- $\mu$ F to 1- $\mu$ F capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. Use an input capacitor if the source impedance is greater than  $0.5~\Omega$ . Use a higher-value capacitor if large, fast rise-time load transients are anticipated, or if the device is located several inches from the input power source.

Figure 21 shows the transient performance improvements with an external 1- $\mu$ F capacitor on the output versus no output capacitor. The data in this figure are taken with an increasing load step from 50 mA to 300 mA, and the peak output voltage deviation (load transient response) is measured. For low output current slew rates, (< 0.1 A/ $\mu$ s), the transient performance of the device is similar with or without an output capacitor. When the current slew rate is increased, the peak voltage deviation is significantly increased. For loads that exhibit fast current slew rates above 0.1 A/ $\mu$ s, use an output capacitor. For best performance, the maximum recommended output capacitance is 100  $\mu$ F.



Output current stepped from 50 mA to 300 mA, output voltage change measured at positive dI/dt

Figure 21. Output Voltage Deviation vs Load Step Slew Rate

Some applications benefit from the removal of the output capacitor. In addition to space and cost savings, the removal of the output capacitor lowers inrush current as a result of eliminating the required current flow into the output capacitor at startup. In these cases, take care to ensure that the load is tolerant of the additional output voltage deviations.



## **Application Information (continued)**

## 8.1.2 Dropout Voltage

The TLV733P-Q1 uses a PMOS pass transistor to achieve low dropout. When  $(V_{IN}-V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the PMOS pass element.  $V_{DO}$  scales approximately with output current because the PMOS device behaves like a resistor in dropout mode. As with any linear regulator, PSRR and transient response degrade when  $(V_{IN}-V_{OUT})$  approaches dropout operation.

## 8.2 Typical Applications

## 8.2.1 DC-DC Converter Post Regulation



Figure 22. DC-DC Converter Post Regulation

#### 8.2.1.1 Design Requirements

**Table 2. Design Parameters** 

| PARAMETER                          | DESIGN REQUIREMENT                           |  |  |  |  |  |
|------------------------------------|----------------------------------------------|--|--|--|--|--|
| Input voltage                      | 1.8 V, ±5%                                   |  |  |  |  |  |
| Output voltage                     | 1.5 V, ±1%                                   |  |  |  |  |  |
| Output current                     | 200-mA dc, 300-mA peak                       |  |  |  |  |  |
| Output voltage transient deviation | < 10%, 1-A/µs load step from 50 mA to 200 mA |  |  |  |  |  |
| Maximum ambient temperature        | 85°C                                         |  |  |  |  |  |

#### 8.2.1.2 Design Considerations

The TLV733P-Q1 can provide post regulation after a dc-dc converter, as shown in Figure 22. For this application, input and output capacitors are required to achieve the output voltage transient requirements. Capacitance values of 1  $\mu$ F are selected to give the maximum output capacitance in a small, low-cost package.

#### 8.2.1.3 Application Curve

Figure 23 shows the TLV733P-Q1 startup, regulation, and shutdown as specified in Figure 22.



Figure 23. 1.8-V to 1.5-V Regulation at 300 mA



#### 8.2.2 Capacitor-Free Operation from a Battery Input Supply



Figure 24. Capacitor-Free Operation from a Battery Input Supply

## 8.2.2.1 Design Requirements

**Table 3. Design Parameters** 

| PARAMETER                   | DESIGN REQUIREMENT                   |  |  |  |  |
|-----------------------------|--------------------------------------|--|--|--|--|
| Input voltage               | 3.0 V to 1.8 V (two 1.5-V batteries) |  |  |  |  |
| Output voltage              | 1.0 V, ±1%                           |  |  |  |  |
| Input current               | 200 mA, maximum                      |  |  |  |  |
| Output load                 | 100-mA dc                            |  |  |  |  |
| Maximum ambient temperature | 70°C                                 |  |  |  |  |

#### 8.2.2.2 Design Considerations

The TLV733P-Q1 can be directly powered off of a battery, as shown in Figure 24. An input capacitor is not required for this design because of the direct low impedance connection to the battery.

Eliminating the output capacitor allows for the minimal possible inrush current during startup, ensuring that the 200-mA maximum input current is not exceeded.

#### 8.2.2.3 Application Curve

Figure 25 shows no inrush with the capacitor-free startup.



Figure 25. No Inrush Startup, 3.0-V to 1.0-V Regulation



## 9 Power Supply Recommendations

Connect a low output impedance power supply directly to the IN pin of the TLV733P-Q1. Inductive impedances between the input supply and the IN pin can create significant voltage excursions at the IN pin during startup or load transient events. If inductive impedances are unavoidable, use an input capacitor.

## 10 Layout

## 10.1 Layout Guidelines

- Place input and output capacitors as close to the device as possible.
- Use copper planes for device connections, in order to optimize thermal performance.
- Place thermal vias around the device to distribute the heat.

Figure 26 shows an example of how the TLV733P-Q1 is laid out on a printed circuit board (PCB).

## 10.2 Layout Examples



Figure 26. WSON Layout Example



application specific connections

Figure 27. SOT-23 Layout Example



## 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Development Support

#### 11.1.1.1 Evaluation Module

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TLV733P-Q1. The TLV73312PEVM-643 evaluation module (and related user guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore.

#### 11.1.2 Device Nomenclature

Table 4. Device Nomenclature (1)(2)

| PRODUCT                         | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TLV733P-Q1 <b>xx(x)Pyyyz</b> Q1 | <ul> <li>xx(x) is the nominal output voltage. For output voltages with a resolution of 100 mV, two digits are used in the ordering number; otherwise, three digits are used (for example, 28 = 2.8 V; 125 = 1.25 V).</li> <li>P indicates an active output discharge feature. All members of the TLV733P-Q1 family will actively discharge the output when the device is disabled.</li> <li>yyy is the package designator.</li> <li>z is the package quantity. R is for reel (3000 pieces), T is for tape (250 pieces).</li> </ul> |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

#### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

Copyright © 2016–2019, Texas Instruments Incorporated

Submit Doc

<sup>(2)</sup> Output voltages from 1.0 V to 3.3 V in 50-mV increments are available. Contact the factory for details and availability.



## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





14-Jun-2019

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| TLV73310PQDBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 1P5F                 | Samples |
| TLV73310PQDRVRQ1 | ACTIVE | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 12P                  | Samples |
| TLV73311PQDBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 1P6F                 | Samples |
| TLV73311PQDRVRQ1 | ACTIVE | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 12Q                  | Samples |
| TLV73312PQDBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 1P7F                 | Samples |
| TLV73312PQDRVRQ1 | ACTIVE | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 12R                  | Samples |
| TLV73315PQDBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 1P8F                 | Samples |
| TLV73315PQDRVRQ1 | ACTIVE | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 12S                  | Samples |
| TLV73318PQDBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 1P9F                 | Samples |
| TLV73318PQDRVRQ1 | ACTIVE | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 12T                  | Samples |
| TLV73325PQDBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 1PAF                 | Samples |
| TLV73325PQDRVRQ1 | ACTIVE | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 12U                  | Samples |
| TLV73328PQDBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 1PBF                 | Samples |
| TLV73328PQDRVRQ1 | ACTIVE | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 12V                  | Samples |
| TLV73330PQDBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 1PCF                 | Samples |
| TLV73333PQDBVRQ1 | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | 1PDF                 | Samples |
| TLV73333PQDRVRQ1 | ACTIVE | WSON         | DRV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 150   | 12W                  | Samples |

## PACKAGE OPTION ADDENDUM



14-Jun-2019

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLV733P-Q1:

Catalog: TLV733P

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jun-2019

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



\*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV73310PQDBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV73310PQDRVRQ1 | WSON            | DRV                | 6    | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TLV73311PQDBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV73311PQDRVRQ1 | WSON            | DRV                | 6    | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TLV73312PQDBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV73312PQDRVRQ1 | WSON            | DRV                | 6    | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TLV73315PQDBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV73315PQDRVRQ1 | WSON            | DRV                | 6    | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TLV73318PQDBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV73318PQDRVRQ1 | WSON            | DRV                | 6    | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TLV73325PQDBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV73325PQDRVRQ1 | WSON            | DRV                | 6    | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TLV73328PQDBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV73328PQDRVRQ1 | WSON            | DRV                | 6    | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |
| TLV73330PQDBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV73333PQDBVRQ1 | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV73333PQDRVRQ1 | WSON            | DRV                | 6    | 3000 | 179.0                    | 8.4                      | 2.2        | 2.2        | 1.2        | 4.0        | 8.0       | Q2               |



www.ti.com 14-Jun-2019



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV73310PQDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV73310PQDRVRQ1 | WSON         | DRV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TLV73311PQDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV73311PQDRVRQ1 | WSON         | DRV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TLV73312PQDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV73312PQDRVRQ1 | WSON         | DRV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TLV73315PQDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV73315PQDRVRQ1 | WSON         | DRV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TLV73318PQDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV73318PQDRVRQ1 | WSON         | DRV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TLV73325PQDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV73325PQDRVRQ1 | WSON         | DRV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TLV73328PQDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV73328PQDRVRQ1 | WSON         | DRV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |
| TLV73330PQDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV73333PQDBVRQ1 | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV73333PQDRVRQ1 | WSON         | DRV             | 6    | 3000 | 203.0       | 203.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4206925/F





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
- number SLUA271 (www.ti.com/lit/slua271).

  5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated