

## JCS8N60FB-O-F-N-B-VB Datasheet N-Channel 650V (D-S) Power MOSFET

| PRODUCT SUMMARY                            |                 |      |  |  |
|--------------------------------------------|-----------------|------|--|--|
| V <sub>DS</sub> (V) at T <sub>J</sub> max. | 650             |      |  |  |
| R <sub>DS(on)</sub> at 25 °C (Ω)           | $V_{GS} = 10 V$ | 0.82 |  |  |
| Q <sub>g</sub> max. (nC)                   | 57              |      |  |  |
| Q <sub>gs</sub> (nC)                       | 4.0             |      |  |  |
| Q <sub>gd</sub> (nC)                       | 5.4             |      |  |  |
| Configuration                              | Single          |      |  |  |

#### FEATURES

- Low figure-of-merit (FOM)  $R_{on} \ge Q_g$
- Low input capacitance (C<sub>iss</sub>)
- · Reduced switching and conduction losses
- Ultra low gate charge (Q<sub>g</sub>)
- Avalanche energy rated (UIS)

#### **APPLICATIONS**

- Server and telecom power supplies
- Switch mode power supplies (SMPS)
- Power factor correction power supplies (PFC)
- Lighting
  - High-intensity discharge (HID)
- Fluorescent ballast lighting
- Industrial

**TO-220 FULLPAK** 



G C S N-Channel MOSFET

ABSOLUTE MAXIMUM RATINGS (T<sub>C</sub> = 25 °C, unless otherwise noted) SYMBOL PARAMETER LIMIT UNIT Drain-Source Voltage 650  $V_{DS}$ V ± 30 Gate-Source Voltage V<sub>GS</sub>  $T_C = 25 \ ^\circ C$ 10 Continuous Drain Current (T<sub>.1</sub> = 150 °C) V<sub>GS</sub> at 10 V  $I_D$ T<sub>C</sub> = 100 °C 8 А Pulsed Drain Current a  $I_{DM}$ 35 1.67/1.5/0.3 Linear Derating Factor W/°C Single Pulse Avalanche Energy b E<sub>AS</sub> 86 mJ Maximum Power Dissipation 178/156/53 W  $P_D$ Operating Junction and Storage Temperature Range -55 to +150 °C T<sub>J</sub>, T<sub>stq</sub> Drain-Source Voltage Slope T<sub>J</sub> = 125 °C 50 dV/dt V/ns Reverse Diode dV/dt d 4.5 Soldering Recommendations (Peak Temperature) <sup>c</sup> °C for 10 s 300

Notes

a. Repetitive rating; pulse width limited by maximum junction temperature.

b.  $V_{DD}$  = 50 V, starting T<sub>J</sub> = 25 °C, L = 28.2 mH, R<sub>g</sub> = 25  $\Omega$ , I<sub>AS</sub> = 3.5 A. c. 1.6 mm from case.

d.  $I_{SD} \le I_D$ , dl/dt = 100 A/µs, starting  $T_J = 25$  °C.



| THERMAL RESISTANCE RATINGS       |                    |      |      |      |  |
|----------------------------------|--------------------|------|------|------|--|
| PARAMETER                        | SYMBOL             | TYP. | MAX. | UNIT |  |
| Maximum Junction-to-Ambient      | R <sub>thJA</sub>  | -    | 63   | °C/W |  |
| Maximum Junction-to-Case (Drain) | R <sub>th-IC</sub> | -    | 0.6  | 0/10 |  |

| PARAMETER                                                 | SYMBOL                | TES                                                                   | TEST CONDITIONS                                        |     | TYP. | MAX.  | UNIT     |
|-----------------------------------------------------------|-----------------------|-----------------------------------------------------------------------|--------------------------------------------------------|-----|------|-------|----------|
| Static                                                    |                       |                                                                       |                                                        | •   | •    |       |          |
| Drain-Source Breakdown Voltage                            | V <sub>DS</sub>       | V <sub>GS</sub> =                                                     | = 0 V, I <sub>D</sub> = 250 μΑ                         | 650 | -    | -     | V        |
| V <sub>DS</sub> Temperature Coefficient                   | $\Delta V_{DS}/T_{J}$ | Reference                                                             | Reference to 25 °C, $I_D = 1 \text{ mA}$               |     | 0.65 | -     | V/°C     |
| Gate-Source Threshold Voltage (N)                         | V <sub>GS(th)</sub>   | V <sub>DS</sub> =                                                     | = V <sub>GS</sub> , I <sub>D</sub> = 250 μΑ            | 2   | -    | 4     | V        |
| Gate-Source Leakage                                       | I <sub>GSS</sub>      | $V_{GS} = \pm 20 \text{ V}$                                           |                                                        | -   | -    | ± 100 | nA       |
|                                                           |                       |                                                                       | $V_{GS} = \pm 30 \text{ V}$                            |     | -    | ± 1   | μA       |
|                                                           |                       |                                                                       | $V_{DS} = 650 \text{ V}, \text{ V}_{GS} = 0 \text{ V}$ |     | -    | 1     | <u>_</u> |
| Zero Gate Voltage Drain Current                           | I <sub>DSS</sub>      |                                                                       | ∕, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 125 °C      | -   | -    | 10    | μA       |
| Drain-Source On-State Resistance                          | R <sub>DS(on)</sub>   | V <sub>GS</sub> = 10 V                                                | $I_D = 4 A$                                            | -   | 0.82 | -     | Ω        |
| Forward Transconductance                                  | g <sub>fs</sub>       | V <sub>DS</sub>                                                       | = 30 V, I <sub>D</sub> = 4 A                           | -   | 16   | -     | S        |
| Dynamic                                                   |                       | •                                                                     |                                                        | 1   | 1    | 1     |          |
| Input Capacitance                                         | C <sub>iss</sub>      |                                                                       | $V_{rr} = 0 V$                                         | -   | 1900 | -     |          |
| Output Capacitance                                        | C <sub>oss</sub>      | $\begin{array}{c c c c c c c c c c c c c c c c c c c $                |                                                        | -   | -    |       |          |
| Reverse Transfer Capacitance                              | C <sub>rss</sub>      |                                                                       |                                                        | -   | 240  | -     | 1        |
| Effective Output Capacitance, Energy Related <sup>a</sup> | C <sub>o(er)</sub>    |                                                                       |                                                        | -   | 45   | -     | pF       |
| Effective Output Capacitance, Time Related <sup>b</sup>   | C <sub>o(tr)</sub>    | - V <sub>DS</sub> = 0 V to 520 V, V <sub>GS</sub> = 0 V               |                                                        | -   | 62   | -     | 1        |
| Total Gate Charge                                         | Qg                    |                                                                       |                                                        | -   | 40   | 57    |          |
| Gate-Source Charge                                        | Q <sub>gs</sub>       | $V_{GS} = 10 V$                                                       | $I_D = 4 \text{ A}, V_{DS} = 520 \text{ V}$            | -   | 4.0  | -     | nC       |
| Gate-Drain Charge                                         | Q <sub>gd</sub>       |                                                                       |                                                        | -   | 5.4  | -     | 1        |
| Turn-On Delay Time                                        | t <sub>d(on)</sub>    |                                                                       |                                                        | -   | 25   | -     |          |
| Rise Time                                                 | t <sub>r</sub>        | Voo                                                                   | = 520 V, I <sub>D</sub> = 4 A,                         | -   | 55   | -     | ns       |
| Turn-Off Delay Time                                       | t <sub>d(off)</sub>   | $V_{DD} = 220$ V, $I_D = 4$ A,<br>$V_{GS} = 10$ V, $R_g = 9.1 \Omega$ |                                                        | -   | 70   | -     |          |
| Fall Time                                                 | t <sub>f</sub>        |                                                                       |                                                        | -   | 40   | -     |          |
| Gate Input Resistance                                     | R <sub>g</sub>        | f = 1 MHz, open drain                                                 |                                                        | -   | 3.5  | -     | Ω        |
| Drain-Source Body Diode Characteristic                    | s                     |                                                                       |                                                        |     |      |       |          |
| Continuous Source-Drain Diode Current                     | I <sub>S</sub>        | MOSFET syml showing the                                               |                                                        | -   | -    | 7     |          |
| Pulsed Diode Forward Current                              | I <sub>SM</sub>       | ũ                                                                     | integral reverse<br>p - n junction diode               |     | -    | 18    | A        |
| Diode Forward Voltage                                     | V <sub>SD</sub>       | T <sub>J</sub> = 25 °                                                 | C, I <sub>S</sub> = 4 A, V <sub>GS</sub> = 0 V         | -   | -    | 1.5   | V        |
| Reverse Recovery Time                                     | t <sub>rr</sub>       |                                                                       |                                                        | -   | 190  | -     | ns       |
| Reverse Recovery Charge                                   | Q <sub>rr</sub>       | $T_J = 2$                                                             | $T_J = 25 \text{ °C}, I_F = I_S = 4 \text{ A},$        |     | 2.3  | -     | μC       |
| Reverse Recovery Current                                  | I <sub>RRM</sub>      | ai/at =                                                               | 100 A/µs, V <sub>R</sub> = 400 V                       | -   | 10   | _     | A        |

#### Notes

a.  $C_{oss(er)}$  is a fixed capacitance that gives the same energy as  $C_{oss}$  while  $V_{DS}$  is rising from 0 % to 80 %  $V_{DSS}$ . b.  $C_{oss(tr)}$  is a fixed capacitance that gives the same charging time as  $C_{oss}$  while  $V_{DS}$  is rising from 0 % to 80 %  $V_{DSS}$ .









Fig. 2 - Typical Output Characteristics



Fig. 3 - Typical Transfer Characteristics



Fig. 4 - Normalized On-Resistance vs. Temperature



Fig. 5 - Typical Capacitance vs. Drain-to-Source Voltage



Fig. 6 - Typical Gate Charge vs. Gate-to-Source Voltage





Fig. 7 - Typical Source-Drain Diode Forward Voltage



Fig. 8 - Maximum Safe Operating Area



Fig. 9 - Maximum Drain Current vs. Case Temperature



Fig. 10 - Temperature vs. Drain-to-Source Voltage



Fig. 11 - Normalized Thermal Transient Impedance, Junction-to-Case





Fig. 12 - Switching Time Test Circuit



Fig. 13 - Switching Time Waveforms



Fig. 14 - Unclamped Inductive Test Circuit



Fig. 15 - Unclamped Inductive Waveforms



Fig. 16 - Basic Gate Charge Waveform



Fig. 17 - Gate Charge Test Circuit



Peak Diode Recovery dV/dt Test Circuit



a.  $V_{GS} = 5$  V for logic level devices

Fig. 18 - For N-Channel



#### **TO-220 FULLPAK (HIGH VOLTAGE)**



| DIM. | MILLIMETERS |        | INCHES    |       |
|------|-------------|--------|-----------|-------|
|      | MIN.        | MAX.   | MIN.      | MAX.  |
| А    | 4.570       | 4.830  | 0.180     | 0.190 |
| A1   | 2.570       | 2.830  | 0.101     | 0.111 |
| A2   | 2.510       | 2.850  | 0.099     | 0.112 |
| b    | 0.622       | 0.890  | 0.024     | 0.035 |
| b2   | 1.229       | 1.400  | 0.048     | 0.055 |
| b3   | 1.229       | 1.400  | 0.048     | 0.055 |
| С    | 0.440       | 0.629  | 0.017     | 0.025 |
| D    | 8.650       | 9.800  | 0.341     | 0.386 |
| d1   | 15.88       | 16.120 | 0.622     | 0.635 |
| d3   | 12.300      | 12.920 | 0.484     | 0.509 |
| E    | 10.360      | 10.630 | 0.408     | 0.419 |
| е    | 2.54 BSC    |        | 0.100 BSC |       |
| L    | 13.200      | 13.730 | 0.520     | 0.541 |
| L1   | 3.100       | 3.500  | 0.122     | 0.138 |
| n    | 6.050       | 6.150  | 0.238     | 0.242 |
| Ø P  | 3.050       | 3.450  | 0.120     | 0.136 |
| u    | 2.400       | 2.500  | 0.094     | 0.098 |
| V    | 0.400       | 0.500  | 0.016     | 0.020 |

#### Notes

1. To be used only for process drawing. 2. These dimensions apply to all TO-220, FULLPAK leadframe versions 3 leads. 3. All critical dimensions should C meet  $C_{pk} > 1.33$ . 4. All dimensions include burrs and plating thickness.

5. No chipping or package damage.

服务热线:400-655-8788



# Disclaimer

All products due to improve reliability, function or design or for other reasons, product specifications and data are subject to change without notice.

Taiwan VBsemi Electronics Co., Ltd., branches, agents, employees, and all persons acting on its or their representatives (collectively, the "Taiwan VBsemi"), assumes no responsibility for any errors, inaccuracies or incomplete data contained in the table or any other any disclosure of any information related to the product.(www.VBsemi.com)

Taiwan VBsemi makes no guarantee, representation or warranty on the product for any particular purpose of any goods or continuous production. To the maximum extent permitted by applicable law on Taiwan VBsemi relinquished: (1) any application and all liability arising out of or use of any products; (2) any and all liability, including but not limited to special, consequential damages or incidental; (3) any and all implied warranties, including a particular purpose, non-infringement and merchantability guarantee.

Statement on certain types of applications are based on knowledge of the product is often used in a typical application of the general product VBsemi Taiwan demand that the Taiwan VBsemi of. Statement on whether the product is suitable for a particular application is non-binding. It is the customer's responsibility to verify specific product features in the products described in the specification is appropriate for use in a particular application. Parameter data sheets and technical specifications can be provided may vary depending on the application and performance over time. All operating parameters, including typical parameters must be made by customer's technical experts validated for each customer application. Product specifications do not expand or modify Taiwan VBsemi purchasing terms and conditions, including but not limited to warranty herein.

Unless expressly stated in writing, Taiwan VBsemi products are not intended for use in medical, life saving, or life sustaining applications or any other application. Wherein VBsemi product failure could lead to personal injury or death, use or sale of products used in Taiwan VBsemi such applications using client did not express their own risk. Contact your authorized Taiwan VBsemi people who are related to product design applications and other terms and conditions in writing.

The information provided in this document and the company's products without a license, express or implied, by estoppel or otherwise, to any intellectual property rights granted to the VBsemi act or document. Product names and trademarks referred to herein are trademarks of their respective representatives will be all.

# **Material Category Policy**

Taiwan VBsemi Electronics Co., Ltd., hereby certify that all of the products are determined to be RoHS compliant and meets the definition of restrictions under Directive of the European Parliament 2011/65 / EU, 2011 Nian. 6. 8 Ri Yue restrict the use of certain hazardous substances in electrical and electronic equipment (EEE) - modification, unless otherwise specified as inconsistent.(www.VBsemi.com)

Please note that some documents may still refer to Taiwan VBsemi RoHS Directive 2002/95 / EC. We confirm that all products identified as consistent with the Directive 2002/95 / EC European Directive 2011/65 /.

Taiwan VBsemi Electronics Co., Ltd. hereby certify that all of its products comply identified as halogen-free halogen-free standards required by the JEDEC JS709A. Please note that some Taiwanese VBsemi documents still refer to the definition of IEC 61249-2-21, and we are sure that all products conform to confirm compliance with IEC 61249-2-21 standard level JS709A.