# IX4341 5A Dual Inverting Low-Side MOSFET Driver #### **Features** - Two Independent Inverting Drivers - Each Driver Capable of Sourcing and Sinking 5A - CMOS and TTL Compatible Inputs - Independent Enable for Each Driver - 4.5V to 18V Supply Voltage Range - -40°C to +125°C Extended Operating Temperature Range - ±2kV ESD Rating (Human Body Model) - Thermally enhanced 8-pin MSOP and narrow SOIC packages, and standard 8-pin narrow SOIC package - Under Voltage Lockout Circuitry - Fast Propagation Delays (16ns typical) - Fast Rise and Fall Times (7ns typical) # **Applications** - Switch-Mode Power Supplies - DC-DC Converters - Motor Controllers - Power Inverters # **IX4341 Functional Block Diagram** # **Description** The IX4341 is a dual, inverting, high current, low side gate driver. With a maximum voltage rating of 18V, each of the two outputs is capable of sourcing and sinking 5A of peak current. For higher current applications, the two independent outputs can be paralleled. Fast propagation delay times (16ns typical) with fast rise and fall times (7ns typical) make the IX4341 well suited for high frequency applications. The inputs are TTL and CMOS logic compatible and each driver has a dedicated Enable function. Under Voltage Lock Out (UVLO) circuitry prevents the driver outputs from going high until sufficient supply voltage is available. Internal pull-up resistors at the $\overline{\text{INA}}$ and $\overline{\text{INB}}$ inputs will cause the OUTA and OUTB outputs to go low whenever the logic inputs are floating (open). The IX4341 is available in a standard 8-pin narrow SOIC and thermally enhanced 8-pin MSOP and narrow SOIC packages. # **Ordering Information** | Description | |----------------------------------------------------| | 8-pin Narrow SOIC (100/tube) | | 8-pin Narrow SOIC (4000/reel) | | 8-pin Narrow SOIC, exposed thermal pad (100/tube) | | 8-pin Narrow SOIC, exposed thermal pad (4000/reel) | | 8-pin MSOP, exposed thermal pad (80/tube) | | 8-pin MSOP, exposed thermal pad (5000/reel) | | | | 1 | Spe | ecificat | tions | 3 | |---|-----|----------|---------------------------------------------------------|---| | | | | ge Pinout | | | | | | fable | | | | | | finitions | | | | | | Ite Maximum Ratings | | | | | | nmended Operating Conditions | | | | | | | | | | | | cal Characteristics | | | | | | ning Characteristics | | | | 1.8 | Therma | al Characteristics | 5 | | 2 | Per | formaı | nce Data | 6 | | 3 | Ma | nufact | uring Information | ٤ | | | | | ure Sensitivity | | | | | | ensitivity | | | | | | ing Profile | | | | | | Wash | | | | | | inical Dimensions | | | | 3.3 | | IX4341N 8-Pin Narrow SOIC | | | | | | IX4341NE 8-Pin Narrow SOIC with Exposed Bottom Side Pad | | | | | | | | | | | | IX4341NTR & IX4341NETR Tape & Reel Dimensions | | | | | | IX4341UE 8-Pin MSOP with Exposed Bottom Side Pad | | | | | 355 | IX4341UETR Tape & Reel Dimensions | 1 | # 1 Specifications # 1.1 Package Pinout # 1.2 Logic Table | ĪN# | EN# | UVLO <sup>2</sup> | OUT# | |----------------|-----|-------------------|------| | 0 | 11 | | 1 | | 1 <sup>1</sup> | 1. | 0 | 0 | | X | 0 | | 0 | | X | X | 1 | 0 | #### Notes: - "#" = A or B. Drivers are independent, inputs of one driver do not affect the output of the other driver. - <sup>1</sup> Or floating (open) - UVLO=0 Drivers available UVLO=1 Both drivers are disabled UVLO is common to both drivers. ## 1.3 Pin Definitions | Pin | Name | Description | |-----|-----------------|-----------------------------------------------------------------------------------------------------| | 1 | ENA | Enable input for Channel A. ENA=1 (or floating) enables INA control of OUTA. ENA=0 forces OUTA low. | | 2 | ĪNĀ | Channel A inverting logic input with internal pull up to V <sub>CC</sub> . | | 3 | GND | Ground | | 4 | ĪNB | Channel B inverting logic input with internal pull up to V <sub>CC</sub> . | | 5 | OUTB | Channel B gate drive output. | | 6 | V <sub>CC</sub> | Supply voltage. | | 7 | OUTA | Channel A gate drive output. | | 8 | ENB | Enable input for Channel B. ENB=1 (or floating) enables INB control of OUTB. ENB=0 forces OUTB low. | It is highly recommended the exposed bottom side pad (not shown) of the IX4341NE and IX4341UE be connected to GND (Pin 3). It may be left floating but must not be connected to any other net and is not intended to carry current. ## 1.4 Absolute Maximum Ratings | Parameter | Cumbal | V | Units | | | |-------------------------------|------------------|---------|-----------------------|-------|--| | rarameter | Symbol | Minimum | Maximum | Onits | | | Supply voltage | V <sub>CC</sub> | -0.3 | 20 | | | | Input voltage (ĪNĀ, ĪNB, ENx) | V <sub>IN</sub> | -0.3 | V <sub>CC</sub> + 0.3 | V | | | Output voltage (OUTx) | V <sub>OUT</sub> | -0.3 | V <sub>CC</sub> + 0.3 | | | | Output current (OUTx) | Гоит | - | ±5 | А | | | ESD rating (Human Body Model) | V <sub>ESD</sub> | - | ±2 | kV | | | Junction temperature | T <sub>J</sub> | -55 | +150 | °C | | | Storage temperature | T <sub>STG</sub> | -65 | +150 | | | Absolute maximum electrical ratings are at 25°C. Absolute maximum ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at conditions beyond those indicated in the operational sections of this data sheet is not implied. # 1.5 Recommended Operating Conditions | Parameter | Symbol Value | | Units | | | |--------------------------|------------------|---------|-----------------|--------|--| | rarameter | Зуппоп | Minimum | Maximum | Oilles | | | Supply voltage | V <sub>CC</sub> | 4.5 | 18 | | | | Input voltage (ĪNx, ENx) | V <sub>IN</sub> | 0 | V <sub>CC</sub> | V | | | Output voltage (OUTx) | V <sub>OUT</sub> | 0 | V <sub>CC</sub> | | | | Switching frequency | f <sub>IN</sub> | - | 1 | MHz | | | Ambient temperature | T <sub>A</sub> | -40 | +125 | •C | | # 1.6 Electrical Characteristics Unless otherwise noted, $V_{CC}$ = 12V, and -40°C $\leq$ T<sub>A</sub> $\leq$ +125°C. Typical values are characteristic of the device at $T_A$ = 25°C and are the result of engineering evaluations. They are provided for informational purposes only and are not part of the manufacturing testing requirements. | D | 0 | Symbol | | Value | | 11-24- | |-------------------------------------|------------------------------------------------------|-------------------------|---------|---------|---------|--------| | Parameter | Conditions | | Minimum | Typical | Maximum | Units | | Supply | | | | | | | | Supply current | OUTA = OUTB = Open | I <sub>CC</sub> | - | 1.4 | 2.5 | mA | | Under Voltage Lockout (UVLO) | | | | | | | | UVLOThreshold | V <sub>CC</sub> rising | V <sub>CCUV_th(r)</sub> | 3.5 | 3.85 | 4.2 | | | OVEO III estiola | V <sub>CC</sub> falling | V <sub>CCUV_th(f)</sub> | 3.1 | 3.3 | 3.5 | V | | UVLO Hysteresis | - | V <sub>CCUV_hys</sub> | 0.2 | 0.5 | - | | | Logic Inputs (INx, ENx) | | | | | | | | Input voltage | | | | | | | | Logic low | | V <sub>IL</sub> | - | - | 0.8 | | | Logic high | - | V <sub>IH</sub> | 2.5 | - | - | V | | Hysteresis | | V <sub>I_hys</sub> | 0.2 | 0.5 | - | | | Input pull-up resistance (INx, ENx) | - | R <sub>IN</sub> | - | 95 | 130 | kΩ | | Driver Outputs (OUTx) | | | | | | | | Output high an anistance | $I_{OUT} = -100 \text{mA}, T_J = 25^{\circ}\text{C}$ | D | - | 1 | 1.5 | | | Output high on-resistance | I <sub>OUT</sub> = -100mA | R <sub>OH</sub> | - | - | 1.8 | | | Output low on registence | I <sub>OUT</sub> = 100mA, T <sub>J</sub> = 25°C | D | - | 0.6 | 1.1 | Ω | | Output low on-resistance | I <sub>OUT</sub> = 100mA | R <sub>OL</sub> | - | - | 1.4 | 1 | # 1.7 Switching Characteristics $Unless \ otherwise \ noted, \ V_{CC} = 12V, \ V_{INL} = 0V, \ V_{INH} = 5V, \ f_{IN} = 100kHz, \ D = 50\%, \ C_L = 1.8nF, \ and \ -40^{\circ}C \leq T_A \leq +125^{\circ}C.$ | D | Conditions | Complete I | | Value | | Units | |--------------------------|----------------------------------|---------------------|---------|---------|---------|-------| | Parameter | Conditions Symb | | Minimum | Typical | Maximum | Units | | Input propagation delay | V <sub>EN</sub> =V <sub>CC</sub> | | | | | | | Low to high | | t <sub>pLH</sub> | 5 | 17 | 30 | | | High to low | | t <sub>pHL</sub> | 5 | 14.4 | 30 | | | Matching | Matching A to B | t <sub>pM</sub> | -5 | - | 5 | | | Enable propagation delay | $V_{\overline{INx}} = 0V$ | | | | | | | Low to high | | t <sub>EN_pLH</sub> | 5 | 15.6 | 30 | ns | | High to low | | t <sub>EN_pHL</sub> | 5 | 15.25 | 30 | | | Matching | Matching A to B | t <sub>EN_pM</sub> | -5 | - | 5 | | | Rise time | - | t <sub>r</sub> | - | 7 | 15 | 1 | | Fall time | - | t <sub>f</sub> | - | 7 | 15 | | # 1.8 Thermal Characteristics | Parameter | Symbol | Rating | Units | |-------------------------------------------------|-------------------|--------|-------| | IX4341N Thermal Impedance, Junction to Ambient | $\theta_{JA}$ | 120 | | | IX4341NE Thermal Impedance, Junction to Ambient | $\theta_{JA}$ | 85 | | | IX4341NE Thermal Impedance, Junction to Case | $\theta_{\sf JC}$ | 10 | °C/W | | IX4341UE Thermal Impedance, Junction to Ambient | $\theta_{JA}$ | 40 | | | IX4341UE Thermal Impedance, Junction to Case | $\theta_{\sf JC}$ | 10 | | # 2 Performance Data Unless otherwise noted, data presented in these graphs is typical of device operation with $V_{CC}=12V$ , $ENx=V_{CC}$ , and $T_A=25^{\circ}C$ . # 3 Manufacturing Information #### 3.1 Moisture Sensitivity All plastic encapsulated semiconductor packages are susceptible to moisture ingression. Littelfuse classifies its plastic encapsulated devices for moisture sensitivity according to the latest version of the joint industry standard, **IPC/JEDEC J-STD-020**, in force at the time of product evaluation. We test all of our products to the maximum conditions set forth in the standard, and guarantee proper operation of our devices when handled according to the limitations and information in that standard as well as to any limitations set forth in the information or standards referenced below. Failure to adhere to the warnings or limitations as established by the listed specifications could result in reduced product performance, reduction of operable life, and/or reduction of overall reliability. This product carries a Moisture Sensitivity Level (MSL) classification as shown below, and should be handled according to the requirements of the latest version of the joint industry standard **IPC/JEDEC J-STD-033**. | Device | Moisture Sensitivity Level (MSL) Classification | |--------------|-------------------------------------------------| | All Versions | MSL 1 | #### 3.2 ESD Sensitivity This product is ESD Sensitive, and should be handled according to the industry standard JESD-625. ## 3.3 Soldering Profile Provided in the table below is the **IPC/JEDEC J-STD-020** Classification Temperature ( $T_c$ ) and the maximum dwell time the body temperature of these surface mount devices may be ( $T_c$ - 5)°C or greater. The Classification Temperature sets the Maximum Body Temperature allowed for these devices during reflow soldering processes. | Device | Classification Temperature<br>(T <sub>c</sub> ) | Dwell Time<br>(t <sub>P</sub> ) | Maximum Reflow Cycles | |--------------|-------------------------------------------------|---------------------------------|-----------------------| | All Versions | 260°C | 30 seconds | 3 | #### 3.4 Board Wash Littelfuse recommends the use of no-clean flux formulations. Board washing to reduce or remove flux residue following the solder reflow process is acceptable provided proper precautions are taken to prevent damage to the device. These precautions include but are not limited to: using a low pressure wash and providing a follow up bake cycle sufficient to remove any moisture trapped within the device due to the washing process. Due to the variability of the wash parameters used to clean the board, determination of the bake temperature and duration necessary to remove the moisture trapped within the package is the responsibility of the user (assembler). Cleaning or drying methods that employ ultrasonic energy may damage the device and should not be used. Additionally, the device must not be exposed to halide flux or solvents. #### 3.5 Mechanical Dimensions ## 3.5.1 IX4341N 8-Pin Narrow SOIC #### Notes: - 1. Controlling dimension: millimeters. - 2. All dimensions are in mm (inches). - 3. This package conforms to JEDEC Standard MS-012, variation AA, Rev. F. Dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15mm per end. - 🛕 Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25mm per side. - 6. Lead thickness includes plating. #### 3.5.2 IX4341NE 8-Pin Narrow SOIC with Exposed Bottom Side Pad ## Notes: - 1. Controlling dimension: millimeters. - 2. All dimensions are in mm (inches). - 3. This package conforms to JEDEC Standard MS-012, variation BA, Rev. F. - 掛 Dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15mm per end. Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25mm per side. - 6. Lead thickness includes plating. - 7. It is highly recommended the bottom side exposed pad be connected to GND (Pin 3). It may be left floating but must not be connected to any other net and is not intended to carry current. ## 3.5.3 IX4341NTR & IX4341NETR Tape & Reel Dimensions - 10 sprocket hole pitch cumulative tolerance ±0.2. - 2. Camber in compliance with EIA 481. - Pocket position relative to sprocket hole measured as true position of pocket, not pocket hole. All dimensions in millimeters. # 3.5.4 IX4341UE 8-Pin MSOP with Exposed Bottom Side Pad Embossment - 3. Dimension D does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15mm per end. 4. Dimension "b" does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm total in excess of the "b" dimension at maximum material condition. The dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and an adjacent lead shall not be less than 0.07mm. - 5. D and E1 dimensions are determined at datum [H]. - 6. Lead thickness includes plating. - 7. It is highly recommended the bottom side exposed pad be connected to GND (Pin 3). It may be left floating but must not be connected to any other net and is not intended to carry current. #### 3.5.5 IX4341UETR Tape & Reel Dimensions - 1. 10 sprocket hole pitch cumulative tolerance: ±0.2 (0.008). - 2. Camber in compliance with EIA 481. - 3. Pocket position relative to sprocket hole measured as true position of pocket, not pocket hole.