# 3.3 V/5 V ECL $\div$ 2 Divider

# MC10EP32, MC100EP32

#### Description

The MC10/100EP32 is an integrated  $\div 2$  divider with differential CLK inputs.

The V<sub>BB</sub> pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V<sub>BB</sub> as a switching reference voltage. V<sub>BB</sub> may also rebias AC coupled inputs. When used, decouple V<sub>BB</sub> and V<sub>CC</sub> via a 0.01  $\mu$ F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V<sub>BB</sub> should be left open.

The reset pin is asynchronous and is asserted on the rising edge. Upon power-up, the internal flip-flops will attain a random state; the reset allows for the synchronization of multiple EP32's in a system.

The 100 Series contains temperature compensation.

#### Features

- 350 ps Typical Propagation Delay
- Maximum Frequency > 4 GHz Typical (Figure 3)
- PECL Mode Operating Range:
  - $V_{CC} = 3.0 \text{ V}$  to 5.5 V with  $V_{EE} = 0 \text{ V}$
- NECL Mode Operating Range:
  - $V_{CC} = 0$  V with  $V_{EE} = -3.0$  V to -5.5 V
- Open Input Default State
- Safety Clamp on Inputs
- Q Output Will Default LOW with Inputs Open or at  $V_{EE}$
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



## **ON Semiconductor®**

www.onsemi.com



**MARKING DIAGRAMS\*** 

SOIC-8 NB TSSOP-8 D SUFFIX DT SUFFIX CASE 751-07 CASE 948R-02

DFN-8 MN SUFFIX CASE 506AA



\*For additional marking information, refer to Application Note <u>AND8002/D</u>.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 8 of this data sheet.





#### Table 1. PIN DESCRIPTION

| Pin             | Function                                                                                                                                                                                      |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLK, CLK*       | ECL Clock Inputs                                                                                                                                                                              |
| Reset*          | ECL Asynchronous Reset                                                                                                                                                                        |
| V <sub>BB</sub> | Reference Voltage Output                                                                                                                                                                      |
| Q, <u>Q</u>     | ECL Data Outputs                                                                                                                                                                              |
| V <sub>CC</sub> | Positive Supply                                                                                                                                                                               |
| V <sub>EE</sub> | Negative Supply                                                                                                                                                                               |
| EP              | (DFN-8 only) Thermal exposed pad<br>must be connected to a sufficient thermal<br>conduit. Electrically connect to the most<br>negative supply (GND) or leave uncon-<br>nected, floating open. |

\*Pins will default LOW when left open.

#### Table 2. TRUTH TABLE

| CLK    | CLK    | RESET  | q  | Q  |
|--------|--------|--------|----|----|
| X<br>Z | X<br>Z | Z<br>L | LF | Ημ |





#### **Table 3. ATTRIBUTES**

| Characteristics                                                             | Value                         |
|-----------------------------------------------------------------------------|-------------------------------|
| Internal Input Pulldown Resistor                                            | 75 kΩ                         |
| Internal Input Pullup Resistor                                              | N/A                           |
| ESD Protection<br>Human Body Model<br>Machine Model<br>Charged Device Model | > 4 kV<br>> 200 V<br>> 2 kV   |
| Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)               | Pb-Free Pkg                   |
| SOIC-8 NB<br>TSSOP-8<br>DFN-8                                               | Level 1<br>Level 3<br>Level 1 |
| Flammability Rating<br>Oxygen Index: 28 to 34                               | UL 94 V-0 @ 0.125 in          |
| Transistor Count                                                            | 78 Devices                    |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test                      | ·                             |

1. For additional information, see Application Note <u>AND8003/D</u>.

#### **Table 4. MAXIMUM RATINGS**

| Symbol               | Parameter                                          | Condition 1                                    | Condition 2                                                           | Rating      | Unit |
|----------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|-------------|------|
| V <sub>CC</sub>      | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                       | 6           | V    |
| $V_{EE}$             | NECL Mode Power Supply                             | $V_{CC} = 0 V$                                 |                                                                       | -6          | V    |
| VI                   | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{l} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6<br>_6     | V    |
| l <sub>out</sub>     | Output Current                                     | Continuous<br>Surge                            |                                                                       | 50<br>100   | mA   |
| I <sub>BB</sub>      | V <sub>BB</sub> Sink/Source                        |                                                |                                                                       | ±0.5        | mA   |
| T <sub>A</sub>       | Operating Temperature Range                        |                                                |                                                                       | -40 to +85  | °C   |
| T <sub>stg</sub>     | Storage Temperature Range                          |                                                |                                                                       | -65 to +150 | °C   |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | SOIC-8 NB                                                             | 190<br>130  | °C/W |
| $\theta_{JC}$        | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | SOIC-8 NB                                                             | 41 to 44    | °C/W |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | TSSOP-8                                                               | 185<br>140  | °C/W |
| $\theta_{JC}$        | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | TSSOP-8                                                               | 41 to 44    | °C/W |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | DFN8                                                                  | 129<br>84   | °C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)              | (Note 1)                                       | DFN8                                                                  | 35 to 40    | °C/W |
| T <sub>sol</sub>     | Wave Solder (Pb-Free)                              | <2 to 3 sec @ 260°C                            |                                                                       | 265         | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. JEDEC standard multilayer board - 2S2P (2 signal, 2 power)

#### Table 5. 10EP DC CHARACTERISTICS, PECL (V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = 0 V (Note 1))

|                 |                                                                               |      | –40°C |      |      | 25°C |      |      | 85°C |      |      |
|-----------------|-------------------------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                                                                | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current                                                          | 23   | 30    | 40   | 23   | 30   | 40   | 23   | 30   | 40   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                  | 2165 | 2290  | 2415 | 2230 | 2355 | 2480 | 2290 | 2415 | 2540 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                   | 1365 | 1490  | 1615 | 1430 | 1555 | 1680 | 1490 | 1615 | 1740 | mV   |
| $V_{\text{IH}}$ | Input HIGH Voltage (Single-Ended)                                             | 2090 |       | 2415 | 2155 |      | 2480 | 2215 |      | 2540 | mV   |
| $V_{IL}$        | Input LOW Voltage (Single-Ended)                                              | 1365 |       | 1690 | 1430 |      | 1755 | 1490 |      | 1815 | mV   |
| $V_{BB}$        | Output Voltage Reference                                                      | 1790 | 1890  | 1990 | 1855 | 1955 | 2055 | 1915 | 2015 | 2115 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration) (Note 3) | 2.0  |       | 3.3  | 2.0  |      | 3.3  | 2.0  |      | 3.3  | V    |
| I <sub>IH</sub> | Input HIGH Current                                                            |      |       | 150  |      |      | 150  |      |      | 150  | μA   |
| Ι <sub>ΙL</sub> | Input LOW Current                                                             | 0.5  |       |      | 0.5  |      |      | 0.5  |      |      | μA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary +0.3 V to -2.2 V. 2. All loading with 50  $\Omega$  to  $V_{CC}$  - 2.0 V. 3.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ ,  $V_{IHCMR}$  max varies 1:1 with  $V_{CC}$ . The  $V_{IHCMR}$  range is referenced to the most positive side of the differential input signal.

|                 |                                                                               |      | -40°C |      |      | 25°C |      |      | 85°C |      |      |
|-----------------|-------------------------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                                                                | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current                                                          | 23   | 30    | 40   | 23   | 30   | 40   | 23   | 30   | 40   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                  | 3865 | 3990  | 4115 | 3930 | 4055 | 4180 | 3990 | 4115 | 4240 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                   | 3065 | 3190  | 3315 | 3130 | 3255 | 3380 | 3190 | 3315 | 3440 | mV   |
| VIH             | Input HIGH Voltage (Single-Ended)                                             | 3790 |       | 4115 | 3855 |      | 4180 | 3915 |      | 4240 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                              | 3065 |       | 3390 | 3130 |      | 3455 | 3190 |      | 3515 | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                                      | 3490 | 3590  | 3690 | 3555 | 3655 | 3755 | 3615 | 3715 | 3815 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 3) | 2.0  |       | 5.0  | 2.0  |      | 5.0  | 2.0  |      | 5.0  | V    |
| I <sub>IH</sub> | Input HIGH Current                                                            |      |       | 150  |      |      | 150  |      |      | 150  | μA   |
| IIL             | Input LOW Current                                                             | 0.5  |       |      | 0.5  |      |      | 0.5  |      |      | μA   |

#### Table 6. 10EP DC CHARACTERISTICS, PECL (V<sub>CC</sub> = 5.0 V, V<sub>EE</sub> = 0 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary +2.0 V to -0.5 V.

2. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

#### Table 7. 10EP DC CHARACTERISTICS, NECL ( $V_{CC} = 0 V$ ; $V_{EE} = -5.5 V$ to -3.0 V (Note 1))

|                 |                                                                                  | 1               |       |       | -               |       |       | -               |       |       | r    |
|-----------------|----------------------------------------------------------------------------------|-----------------|-------|-------|-----------------|-------|-------|-----------------|-------|-------|------|
|                 |                                                                                  |                 | –40°C |       |                 | 25°C  |       |                 | 85°C  |       |      |
| Symbol          | Characteristic                                                                   | Min             | Тур   | Max   | Min             | Тур   | Max   | Min             | Тур   | Max   | Unit |
| I <sub>EE</sub> | Power Supply Current                                                             | 23              | 30    | 40    | 23              | 30    | 40    | 23              | 30    | 40    | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                     | -1135           | -1010 | -885  | -1070           | -945  | -820  | -1010           | -885  | -760  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                      | -1935           | -1810 | -1685 | -1870           | -1745 | -1620 | -1810           | -1685 | -1560 | mV   |
| $V_{\text{IH}}$ | Input HIGH Voltage (Single-Ended)                                                | -1210           |       | -885  | -1145           |       | -820  | -1085           |       | -760  | mV   |
| $V_{IL}$        | Input LOW Voltage (Single-Ended)                                                 | -1935           |       | -1610 | -1870           |       | -1545 | -1810           |       | -1485 | mV   |
| $V_{BB}$        | Output Voltage Reference                                                         | -1510           | -1410 | -1310 | -1445           | -1345 | -1245 | -1385           | -1285 | -1185 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 3) | V <sub>EE</sub> | +2.0  | 0.0   | V <sub>EE</sub> | +2.0  | 0.0   | V <sub>EE</sub> | +2.0  | 0.0   | V    |
| I <sub>IH</sub> | Input HIGH Current                                                               |                 |       | 150   |                 |       | 150   |                 |       | 150   | μA   |
| IIL             | Input LOW Current                                                                | 0.5             |       |       | 0.5             |       |       | 0.5             |       |       | μA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Input and output parameters vary 1:1 with  $V_{CC}$ .

2. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

|                 |                                                                               |      | -40°C |      |      | 25°C |      |      | 85°C |      |      |
|-----------------|-------------------------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                                                                | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current                                                          | 23   | 30    | 37   | 26   | 34   | 40   | 28   | 36   | 42   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                  | 2155 | 2280  | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                   | 1355 | 1480  | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV   |
| VIH             | Input HIGH Voltage (Single-Ended)                                             | 2075 |       | 2420 | 2075 |      | 2420 | 2075 |      | 2420 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                              | 1355 |       | 1675 | 1355 |      | 1675 | 1355 |      | 1675 | mV   |
| $V_{BB}$        | Output Voltage Reference                                                      | 1775 | 1875  | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 3) | 2.0  |       | 3.3  | 2.0  |      | 3.3  | 2.0  |      | 3.3  | V    |
| I <sub>IH</sub> | Input HIGH Current                                                            |      |       | 150  |      |      | 150  |      |      | 150  | μΑ   |
| ۱ <sub>IL</sub> | Input LOW Current                                                             | 0.5  |       |      | 0.5  |      |      | 0.5  |      |      | μA   |

#### Table 8. 100EP DC CHARACTERISTICS, PECL (V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = 0 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.3 V to –2.2 V.

2. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

3. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal.

#### Table 9. 100EP DC CHARACTERISTICS, PECL (V<sub>CC</sub> = 5.0 V, V<sub>EE</sub> = 0 V (Note 1))

|                 |                                                                               |      | -40°C |      |      | 25°C |      |      | 85°C |      |      |
|-----------------|-------------------------------------------------------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                                                                | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>EE</sub> | Power Supply Current                                                          | 23   | 30    | 37   | 26   | 34   | 40   | 28   | 36   | 42   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                  | 3855 | 3980  | 4105 | 3855 | 3980 | 4105 | 3855 | 3980 | 4105 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                   | 3055 | 3180  | 3305 | 3055 | 3180 | 3305 | 3055 | 3180 | 3305 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                             | 3775 |       | 4120 | 3775 |      | 4120 | 3775 |      | 4120 | mV   |
| $V_{IL}$        | Input LOW Voltage (Single-Ended)                                              | 3055 |       | 3375 | 3055 |      | 3375 | 3055 |      | 3375 | mV   |
| $V_{BB}$        | Output Voltage Reference                                                      | 3475 | 3575  | 3675 | 3475 | 3575 | 3675 | 3475 | 3575 | 3675 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode Range<br>(Differential Configuration) (Note 3) | 2.0  |       | 5.0  | 2.0  |      | 5.0  | 2.0  |      | 5.0  | V    |
| I <sub>IH</sub> | Input HIGH Current                                                            |      |       | 150  |      |      | 150  |      |      | 150  | μA   |
| ١ <sub>IL</sub> | Input LOW Current                                                             | 0.5  |       |      | 0.5  |      |      | 0.5  |      |      | μA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +2.0 V to -0.5 V. 2. All loading with 50  $\Omega$  to V<sub>CC</sub> - 2.0 V. 3. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential institutional input signal.

#### Table 10. 100EP DC CHARACTERISTICS, NECL ( $V_{CC} = 0 V$ ; $V_{EE} = -5.5 V$ to -3.0 V (Note 1))

|                 |                                                                                  |                 | -40°C |       |                 | 25°C  |       |                 | 85°C  |       |      |
|-----------------|----------------------------------------------------------------------------------|-----------------|-------|-------|-----------------|-------|-------|-----------------|-------|-------|------|
| Symbol          | Characteristic                                                                   | Min             | Тур   | Max   | Min             | Тур   | Max   | Min             | Тур   | Max   | Unit |
| I <sub>EE</sub> | Power Supply Current                                                             | 23              | 30    | 37    | 26              | 34    | 40    | 28              | 36    | 42    | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                     | -1145           | -1020 | -895  | -1145           | -1020 | -895  | -1145           | -1020 | -895  | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                      | -1945           | -1820 | -1695 | -1945           | -1820 | -1695 | -1945           | -1820 | -1695 | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                                | -1225           |       | -880  | -1225           |       | -880  | -1225           |       | -880  | mV   |
| $V_{IL}$        | Input LOW Voltage (Single-Ended)                                                 | -1945           |       | -1625 | -1945           |       | -1625 | -1945           |       | -1625 | mV   |
| $V_{BB}$        | Output Voltage Reference                                                         | -1525           | -1425 | -1325 | -1525           | -1425 | -1325 | -1525           | -1425 | -1325 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 3) | V <sub>EE</sub> | +2.0  | 0.0   | V <sub>EE</sub> | +2.0  | 0.0   | V <sub>EE</sub> | +2.0  | 0.0   | V    |
| I <sub>IH</sub> | Input HIGH Current                                                               |                 |       | 150   |                 |       | 150   |                 |       | 150   | μA   |
| ۱ <sub>IL</sub> | Input LOW Current                                                                | 0.5             |       |       | 0.5             |       |       | 0.5             |       |       | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Input and output parameters vary 1:1 with  $V_{CC}$ .

2. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

#### Table 11. AC CHARACTERISTICS (V<sub>CC</sub> = 0 V; V<sub>EE</sub> = -3.0 V to -5.5 V or V<sub>CC</sub> = 3.0 V to 5.5 V; V<sub>EE</sub> = 0 V (Note 1))

|                                        |                                                                                                                         |                   | -40°C             |                   |                   | 25°C              |                   |                   | 85°C              |                   |      |
|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------|
| Symbol                                 | Characteristic                                                                                                          | Min               | Тур               | Max               | Min               | Тур               | Max               | Min               | Тур               | Max               | Unit |
| V <sub>OPP</sub>                       | Output Voltage Amplitude (See Figure 3)<br>f <sub>in</sub> < 3.5 GHz<br>f <sub>in</sub> @ 4.0 GHz                       | 640               | 700<br>740        |                   | 630               | 700<br>710        |                   | 500               | 700<br>600        |                   | mV   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential<br>CLK to Q, Q<br>10 Series<br>RESET to Q, Q<br>100 Series<br>RESET to Q, Q | 250<br>220<br>320 | 330<br>290<br>400 | 420<br>390<br>480 | 270<br>250<br>320 | 350<br>300<br>400 | 450<br>390<br>480 | 320<br>320<br>375 | 400<br>380<br>450 | 480<br>460<br>525 | ps   |
| t <sub>RR</sub>                        | Set/Reset Recovery                                                                                                      | 200               | 175               |                   | 200               | 175               |                   | 200               | 175               |                   | ps   |
| t <sub>PW</sub>                        | Minimum Pulse width<br>RESET                                                                                            | 550               | 475               |                   | 550               | 475               |                   | 550               | 475               |                   | ps   |
| t <sub>JITTER</sub>                    | CLOCK Random Jitter (RMS)<br>f <sub>in</sub> < 3.5 GHz<br>f <sub>in</sub> @ ≤4.0 GHz                                    |                   | 0.5<br>0.5        | 1.5               |                   | 0.5<br>0.5        | 1.5               |                   | 0.5<br>0.5        | 1.5               | ps   |
| V <sub>PP</sub>                        | Input Voltage Swing<br>(Differential Configuration)                                                                     | 150               | 800               | 1200              | 150               | 800               | 1200              | 150               | 800               | 1200              | mV   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times<br>Q, Q (20% - 80%)                                                                              | 50                | 100               | 150               | 70                | 120               | 170               | 70                | 130               | 200               | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

1. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.



Figure 3. Input Frequency (f<sub>in</sub>) Versus Typical Output Voltage (V<sub>OPP</sub>)



Figure 4. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices.)

#### **ORDERING INFORMATION**

| Device         | Package                | Shipping <sup>†</sup> |
|----------------|------------------------|-----------------------|
| MC10EP32DG     | SOIC-8 NB<br>(Pb-Free) | 98 Units / Tube       |
| MC10EP32DR2G   | SOIC-8 NB<br>(Pb-Free) | 2500 / Tape & Reel    |
| MC10EP32DTG    | TSSOP-8<br>(Pb-Free)   | 100 Units / Tube      |
| MC10EP32DTR2G  | TSSOP-8<br>(Pb-Free)   | 2500 / Tape & Reel    |
| MC100EP32DG    | SOIC-8 NB<br>(Pb-Free) | 98 Units / Tube       |
| MC100EP32DR2G  | SOIC-8 NB<br>(Pb-Free) | 2500 / Tape & Reel    |
| MC100EP32DTG   | TSSOP-8<br>(Pb-Free)   | 100 Units / Tube      |
| MC100EP32DTR2G | TSSOP-8<br>(Pb-Free)   | 2500 / Tape & Reel    |
| MC100EP32MNR4G | DFN-8<br>(Pb-Free)     | 1000 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.

#### **Resource Reference of Application Notes**

- AN1405/D ECL Clock Distribution Techniques
- AN1406/D Designing with PECL (ECL at +5.0 V)
- AN1503/D ECLinPS™ I/O SPiCE Modeling Kit
- AN1504/D Metastability and the ECLinPS Family
- AN1568/D Interfacing Between LVDS and ECL
- AN1672/D The ECL Translator Guide
- AND8001/D Odd Number Counters Design
- AND8002/D Marking and Date Codes
- AND8020/D Termination of ECL Logic Devices
- AND8066/D Interfacing with ECLinPS
- AND8090/D AC Characteristics of ECL Devices

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

# onsemi



| DOCUMENT NUMBER:                                                                                                                                                          | 98AON18658D Electronic versions are uncontrolled except when accessed directly from the Document Repository.   Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |             |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|
| DESCRIPTION:                                                                                                                                                              | DFN8, 2.0X2.0, 0.5MM PITCH                                                                                                                                                                     |  | PAGE 1 OF 1 |  |
| onsemi and ONSEM), are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves |                                                                                                                                                                                                |  |             |  |

are not designed in a second s

special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

© Semiconductor Components Industries, LLC, 2016

# onsemí



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 1 OF 2 |  |
| onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. |             |                                                                                                                                                                                     |             |  |

#### SOIC-8 NB CASE 751-07 **ISSUE AK**

STYLE 1: PIN 1. EMITTER COLLECTOR 2. 3. COLLECTOR 4. EMITTER 5. EMITTER BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. DRAIN 8. STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT IOUT 6. IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE ANODE 2. SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. CATHODE 8. STYLE 22 PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 COMMON ANODE/GND 5. 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4 SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5.

6.

7.

8 GATE 1

SOURCE 1/DRAIN 2

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. DRAIN, #2 4. GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. З. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 MIRROR 1 8. STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. 8. LINE 1 OUT STYLE 27: PIN 1. ILIMIT OVI O 2 UVLO З. 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8 DRAIN

#### DATE 16 FEB 2011

STYLE 4: PIN 1. 2. ANODE ANODE ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 З. BASE #2 COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6 DRAIN DRAIN 7. 8. DRAIN STYLE 16 EMITTER, DIE #1 PIN 1. 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE EMITTER 2. 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK 8 VIN

| DOCUMENT NUMBER: | 98ASB42564B | 2564B Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                           | PAGE 2 OF 2 |  |
|                  |             |                                                                                                                                                                                           |             |  |

onsem and of isor in are trademarks or semiconductor compension instructions, the do onsem or its subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced stat purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

7.

8

COLLECTOR, #1

COLLECTOR, #1





| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 98AON00236D | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TSSOP 8     |                                                                                                                                                                                     | PAGE 1 OF 1 |  |
| ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |             |                                                                                                                                                                                     |             |  |

© Semiconductor Components Industries, LLC, 2019

rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>